

Hi3516D V300 Hardware Designaums Industrial Respector Co. T. Link.

User Guide

Cooper Prof. Spector File.

01 Issue

2019-09-12 **Date** 

#### Copyright © HiSilicon (Shanghai) Technologies Co., Ltd. 2019. All rights reserved.

No part of this document may be reproduced or transmitted in any form or by any means without prior written consent of HiSilicon (Shanghai) Technologies Co., Ltd.

#### **Trademarks and Permissions**

HISILICON, and other HiSilicon icons are trademarks of HiSilicon Technologies Co., Ltd.

All other trademarks and trade names mentioned in this document are the property of their respective holders.

#### **Notice**

The purchased products, services and features are stipulated by the contract made between HiSilicon and the customer. All or part of the products, services and features described in this document may not be within the purchase scope or the usage scope. Unless otherwise specified in the contract, all statements, information, and recommendations in this document are provided "AS IS" without warranties, guarantees or representations of any kind, either express or implied.

The information in this document is subject to change without notice. Every effort has been made in the preparation of this document to ensure accuracy of the contents, but all statements, information, and recommendations in this document do not constitute a warranty of anywhod, express or implied.

# HiSilicon (Shanghai) Technologies Co., Ltd.

Address: New R&D Center, 49 Wuhe Road, Bantian,

Longgang District,

Shenzhen 518129 P. R. China

Website: http://www.hisilicon.com/en/

Email: support@hisilicon.com

i



# **About This Document**

# **Purpose**

This document describes the design recommendations for the schematic diagrams, printed circuit board (PCB), and board heat dissipation of Hi3516D V300.

# **Related Version**

The following table lists the product version related to his document.

| Product Name | Version    |
|--------------|------------|
| Hi3516D      | V300 India |

#### **Intended Audience**

This document is in inded for:

- Technical support engineers
- Board ardware development engineers

# **Change History**

Changes between document issues are cumulative. The latest document issue contains all the changes made in earlier issues.

#### Issue 01 (2019-09-12)

This issue is the first official release, which incorporates the following changes:

Section 1.3.2.4 is modified.

In section 1.3.2.5, Table 1-10 and Table 1-11 are modified.

#### Issue 00B03 (2019-01-15)

This issue is the third draft release, which incorporates the following changes:

In section 1.1.1, Figure 1-1 is updated.

In section 1.3.4, Table 1-12 is modified.

Sections 1.4.3 and 1.5 are added.

#### Issue 00B02 (2018-10-15)

This issue is the second draft release, which incorporates the following changes:

In section 1.1.7, the caution part is added.

In section 1.3.2, Figure 1-20 is added.

Section 1.3.5, section 2.4 to section 2.7, and section 2.10 to section 2.12 are modified. conduty only for sheathen fish i charling Industrial Fachnology co., Lind.

#### Issue 00B01 (2018-09-06)

This issue is the first draft release.

Copyright © HiSilicon (Shanghai) Technologies Co., Ltd.

# **Contents**

| 1.1 Requirements on External Circuits for Small System                                                      | X: |
|-------------------------------------------------------------------------------------------------------------|----|
| 1.1.1 Clocking Circuit.                                                                                     |    |
| 1.1.2 Reset Circuit                                                                                         |    |
| 1.1.3 JTAG Interface                                                                                        |    |
| 1.1.3 JTAG Interface                                                                                        |    |
| 1.1.5 System Configuration Circuit for Hi3516D V300 Hardware Initialization                                 |    |
| 1.1.6 DDR SDRAM Circuit Design                                                                              |    |
| 1.1.7 Schematic Diagram Design of the Flash                                                                 |    |
| 1.1.5 System Configuration Circuit for Hi3516D V300 Hardware Initialization  1.1.6 DDR SDRAM Circuit Design |    |
| 1.2.1 Core Power Design                                                                                     |    |
| 1.2.2 DDR SDRAM Power Design                                                                                |    |
| 1.2.3 I/O Power Design                                                                                      |    |
| 1.2.4 PLL Power Design                                                                                      |    |
| 1.2.5 Power-On and Power-Off Sequences                                                                      |    |
| 1.2.6 SVB Dynamic Voltage Scaling                                                                           |    |
| .3 Design Recommendations on Peripheral Interfaces                                                          |    |
| 1.1.1 MAC Interface                                                                                         |    |
| 1.3.2 Audio and oldeo Interfaces                                                                            |    |
| 1.3.3 SPI and 1 <sup>2</sup> C Interfaces                                                                   |    |
| 1.3.4 SDIO Design                                                                                           |    |
| 1.3.5 USB 2.0 Interfaces                                                                                    |    |
| 1.3.6 ADC                                                                                                   |    |
| 1.3.7 RTC                                                                                                   |    |
| 1.3.8 PWM                                                                                                   |    |
| 1.3.9 UART                                                                                                  |    |
| .4 Descriptions of Special Pins                                                                             |    |
| 1.4.1 Methods for Processing Unused Pins                                                                    |    |
| 1.4.2 5 V Tolerance Pins                                                                                    |    |

| 2 PCB Design                                                                                                                                                                |                   | 42 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----|
| 2.1 Power Supplies and Filter Capacitors                                                                                                                                    |                   | 42 |
| 2.1.1 DVDD Power                                                                                                                                                            |                   | 42 |
| 2.1.2 DDR SDRAM I/O Power                                                                                                                                                   |                   | 42 |
| 2.1.3 PLL Power                                                                                                                                                             |                   | 43 |
| 2.1.4 Analog Audio Power                                                                                                                                                    |                   | 45 |
| 2.2 Crystal Circuit                                                                                                                                                         |                   | 46 |
| 2.3 DDR SDRAM Circuit                                                                                                                                                       |                   | 46 |
| 2.4 Flash Circuit                                                                                                                                                           |                   | 46 |
| 2.4.1 SPI Flash                                                                                                                                                             |                   | 46 |
| 2.4.2 eMMC                                                                                                                                                                  |                   | 46 |
| 2.5 RMII Signals                                                                                                                                                            |                   |    |
| 2.6 VI Signals                                                                                                                                                              | ^2 <sub>9</sub> . | 47 |
| 2.6.1 MIPI Rx                                                                                                                                                               |                   | 47 |
| 2.6.2 Parallel CMOS                                                                                                                                                         |                   | 48 |
| 2.6.2 Parallel CMOS  2.7 VO Signals  2.8 Analog Audio Circuit                                                                                                               | mol0°             | 48 |
| 2.8 Analog Audio Circuit                                                                                                                                                    | √s <sub>Cr.</sub> | 49 |
| 2.9 SDIO Signals                                                                                                                                                            | (18)              | 49 |
| 2.10 USB 2.0 Signals                                                                                                                                                        | wet'              | 50 |
| 2.11 MIPI TX Signal Design                                                                                                                                                  | , In              | 50 |
| 2.12 HDMI TX Signal Design                                                                                                                                                  | nd 183            | 50 |
| 3 ESD Design of the Entire System                                                                                                                                           | 8                 | 52 |
| 2.8 Analog Audio Circuit  2.9 SDIO Signals  2.10 USB 2.0 Signals  2.11 MIPI TX Signal Design  2.12 HDMI TX Signal Design  3 ESD Design of the Entire System  3.1 Background |                   | 52 |
| 3.2 ESD Design of the Entire System                                                                                                                                         |                   | 52 |
| 4 Design Recommendations for Chip Heat                                                                                                                                      |                   |    |
| , of                                                                                                                                                                        |                   |    |
| 4.1 Maximum Power Consumation                                                                                                                                               |                   |    |
| ndbu <sup>y</sup>                                                                                                                                                           |                   |    |
| $\sim$                                                                                                                                                                      |                   |    |



# **Figures**

| Figure 1-1 Crystal oscillator circuit.                                                                                     | 1  |
|----------------------------------------------------------------------------------------------------------------------------|----|
| Figure 1-2 Connection mode of the RTC crystal oscillator and component parameters                                          | 2  |
| Figure 1-3 JTAG connection mode                                                                                            | 4  |
| Figure 1-5 One-drive-two application of the differential clock signal in the T topology for the DDR3(L)/D SDRAMs           |    |
| Figure 1-6 One-drive-two application of the differential clock signal in the op-by topology for the DDR3(L)/DDR4 SDRAMs    | 11 |
| Figure 1-4 One-drive-two application of the address and command signals in the T topology for the DDR3(L)/DDR4 SDR4Ms      |    |
| Figure 1-5 One-drive-two application of the address and command signals in the fly-by topology for the DDR3(L)/DDR4 SDRAMs | 12 |
| DDR3(L)/DDR4 SDRAMs  Figure 1-6 SPI flash connection diagram                                                               | 13 |
| Figure 1-7 eMMC connection diagram                                                                                         | 14 |
| Figure 1-8 Reference design of the DDRA SDRAM power voltage-division network                                               |    |
| Figure 1-9 Reference design of the EDR3(L) SDRAM power voltage-division circuit                                            | 16 |
| Figure 1-10 Power-on sequence diagram                                                                                      | 18 |
| Figure 1-11 Power-off sequence diagram                                                                                     | 19 |
| Figure 1-12 Schemator diagram of dynamic voltage scaling                                                                   | 20 |
| Figure 1-13 Hi35 6D V300 signal connection in RMII mode                                                                    | 22 |
| Figure 1-14 Single-ended MIC input circuit                                                                                 | 24 |
| Figure 1-15 MIC differential input circuit.                                                                                | 24 |
| Figure 1-16 5-wire connection in I <sup>2</sup> S master mode                                                              | 25 |
| Figure 1-17 5-wire connection in I <sup>2</sup> S slave mode                                                               | 26 |
| Figure 1-18 Interface configuration for connecting to dual sensors                                                         | 27 |
| Figure 1-19 Interface configuration for connecting to a single sensor                                                      | 27 |
| Figure 2-1 SCH design for the filtering circuit of AVDD09_PLL                                                              | 43 |
| Figure 2-2 PCB design for the filtering circuit of AVDD09_PLL                                                              | 43 |
| Figure 2-3 SCH design for the filtering circuit of AVDD33_PLL                                                              | 44 |

Figures

| Figure 2-4 PCB design for the filtering circuit of AVDD33_PLL                    | 44 |
|----------------------------------------------------------------------------------|----|
| Figure 2-5 SCH design for the filtering circuit of AVDD33_DDR_PLL                | 45 |
| Figure 2-6 PCB design for the filtering circuit of AVDD33_DDR_PLL                | 45 |
| Figure 2-7 MIPI/LVDS differential signal pairs that are isolated from each other | 48 |
| Figure 2-8 Surrounding the traces of the analog audio signals with GND traces    | 49 |
| Figure 2-9 Surrounding the traces of the analog audio signals with GND traces    | 51 |

coopin on y for steather fish charling Industrial Technology co. . Ltd.



# **Tables**

| Table 1-1 Signals of the JTAG interface                                                       | 3  |
|-----------------------------------------------------------------------------------------------|----|
| Table 1-2 TEST_MODE pin configuration                                                         | 3  |
| Table 1-3 Power supply solutions for the RTC and PMC in different standby states              | 5  |
| Table 1-4 Hardware configuration signals  Table 1-5 Pin swap information.                     | 6  |
| Table 1-5 Pin swap information.                                                               | 7  |
| Table 1-6 SPI flash match design method for 4-layer PCB design                                | 13 |
| Table 1-5 Pin swap information                                                                | 14 |
| Table 1-8 RC parameters for DVDD in the SVB voltage scaling circuit                           | 21 |
| Table 1-9 Design of the ETH MAC signals                                                       | 22 |
| Table 1-10 Mapping between the signal interface move and pins                                 |    |
| Table 1-11 Design requirements on parallel VQ signals                                         | 30 |
| Table 1-12 Design requirements on SDIO wignals                                                | 31 |
| Table 1-13 Processing recommendations for unused module power and pins                        | 33 |
| Table 1-14 5 V tolerance pins                                                                 | 37 |
| Table 1-15 GPIO pins that the not support fail-safe                                           |    |
| Table 1-16 Statistics of the GPIO ports with glitches during the Hi3516D V300 DVDD33 power-on |    |

# Schematic Diagram Design

# 1.1 Requirements on External Circuits for Small System

# 1.1.1 Clocking Circuit

The system clock circuit can be generated by combining the internal feedback circuit of Hi3516D V300 with a 24 MHz external crystal oscillator circuit.

Figure 1-1 shows the recommended connection mode of the crystal oscillator.



The selected capacitors must match the load capacitor of the crystal oscillator, and the NPO capacitors are recommended. You are advised to select the 4-pin surface mount device (SMD) crystal oscillator and fally connect its two GND pins to the board GND to improve the anti-ESD interference capability of the system clock.

Figure 1-1 Orystal oscillator circuit





Hi3516D V300 integrates a real-time clock (RTC), for which the board must provide a clock circuit. Figure 1-2 shows the connection mode of the RTC crystal oscillator and component parameters.

Figure 1-2 Connection mode of the RTC crystal oscillator and component parameters



The restriction on the model selection of the RTC crystal oscillator is described as follows:

The internal resistance of the crystal oscillator does not exceed 75 kilohms.

#### M NOTE

- The capacitance of the capacitors mist match the load capacitance of the actual crystal oscillator. The frequency deviation is 30 pm. The inherent load capacitance varies according to the brand and model of the crystal oscillator.
- If the system 24 MHz clock or RTC clock uses the active crystal, which is input from the XIN pin or the RTC\_XIN pin, float the XOUT or RTC\_XOUT pin.

#### 1.1.2 Reset Circuit

- Hi3516D 1600 supports power-on reset (POR) and does not support external reset.
- After the master chip is powered on, the internal POR circuit is used to reset the entire chip the pulse width of the reset signal is about 32 ms).
- What are advised to use the reset signal output by the T3 pin (SYS\_RSTN\_OUT) of Hi3516D V300 to reset the peripherals related to the small system (such as the boot flash memory), SYS\_RSTN\_OUT connects to a 1 kilohm pull-down resistor.
- The level of the SYS\_RSTN\_OUT signal is consistent with that of DVDD3318\_FLASH (R5 pin of Hi3516D V300).

# NOTICE

Peripherals related to the small system (such as the boot flash memory) must release the reset signal before Hi3516D V300 or they release the reset signals simultaneously to ensure that the system boots properly. Otherwise, exceptions such as system boot failure may occur.



# 1.1.3 JTAG Interface

Table 1-1 describes the signals of the JTAG interface.

Table 1-1 Signals of the JTAG interface

| Signal | Description                                                                                                                                     |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| TCK    | JTAG clock input. This signal must connect to a 1-kilohm external pull-down resistor on the board.                                              |
| TDI    | JTAG data input. This signal must connect to a 4.7-kilohm external pull-up resistor on the board.                                               |
| TMS    | JTAG mode select input. This signal must connect to a 4.7-kilohm external pull-up resistor on the board.                                        |
| TRSTN  | JTAG reset input. To ensure that Hi3516D V300 works properly, this signal must connect to a 10-kilohm external pull-down resistor on the board. |
| TDO    | JTAG data output. This signal must connect to a 4.7-kilohm external pull-up resistor on the board.                                              |

Hi3516D V300 can be set to normal mode of test mode by configuring the TEST\_MODE pin. For details, see Table 1-2.

Table 1-2 TEST\_MODE pin configuration

| TEST_MODE | Description                                                                       |
|-----------|-----------------------------------------------------------------------------------|
| 0         | Hi3576D V300 works in normal mode.                                                |
| 1         | Hi3516D V300 works in test mode. The test mode is not used by the actual product. |

Figure 3-3 shows the JTAG connection mode and standard connector pins.

Figure 1-3 JTAG connection mode



#### 1.1.4 PMC

#### 1.1.4.1 Interface Introduction

The power management control (PMC) module can enable or disable the power module in the non-always-on area and reserve the key-pressing signal/rising edge signal to control the power on or power off state and wakeup signals from peripherals to implement the standby and wakeup functions.

For details about the functions and power-on/power-off logic of this module, see section 3.10 "Power Management and Low-Power Mode Control" in the *Hi3516D V300 Professional Smart IP Camera SoC Data Sheet*.

#### 1.1.4.2 Circuit Design

The pins for supplying power of the PMC module are AVDD BAT and DVDD3318 PC.

- AVDD\_BAT: power supply of the RTC module. The voltage ranges from 1.6 V to 3.6 V.
   When modules in the always-on area are used, this pin must be connected to the battery or other non-power-off power.
- DVDD3318\_PC: 1.8 V or 3.3 V power of the PMC always-on area.

In the hardware design of PMC module, pay attention to the following pins:

- PWR\_RSTN: reset pin of the PMC module, active low. An RC reset circuit must be
  designed on the pin. For details about the resistor and capacitor selection, see the
  HI3516DV300DMEB schematic diagram design document.
- When the PMC module is used to implement the standby and wakeup function of Hi3516D V300, the working clock of the PMC module sources from the RTC module.

- Therefore, when the PMC module is used, the RTC module must be used for power supply and the RTC circuit must be designed properly.
- PWR\_BUTTON connects to the power key, PWR\_STARTUP triggers startup on the
  rising edge, PWR\_SEQ0/PWR\_SEQ1 is used to enable the controlled DC-DC or LDO,
  PWR\_EN is used to enable the Wi-Fi module or Bluetooth (BT) module that needs to
  work in standby mode, and PWR\_WAKEUP is used to receive the wakeup signal.

#### 1.1.4.3 Power Supply Scheme for the RTC and PMC in Standby Mode

In different standby states, the RTC and PMC have the following combinations. For details about the power supply solutions in different combinations, see Table 1-3.

**Table 1-3** Power supply solutions for the RTC and PMC in different standby states

| Solution   | <b>Operating Status</b> |          | Processing Mode of Power Pins                                                                                        |                                                           |  |
|------------|-------------------------|----------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|
| No.        | RTC                     | PMC/GPIO | AVDD_BAT ,                                                                                                           | VDD3318_PC                                                |  |
| Solution 1 | Not<br>used             | Not used | Floated 1 (soft)                                                                                                     | DVDD3318_PC connects to the 1.8 V or 3.3 V digital power. |  |
| Solution 2 | Not<br>used             | GPIO     | Floated rectification                                                                                                | DVDD3318_PC connects to the 1.8 V or 3.3 V digital power. |  |
| Solution 3 | Used                    | Not used | AVDD_BAT connects to<br>the battery (the voltage<br>dioes not exceed 3.6 V) or<br>other always-on power<br>supplies. | DVDD3318_PC connects to the 1.8 V or 3.3 V digital power. |  |
| Solution 4 | Used<br>Sof             | GREO     | AVDD_BAT connects to<br>the battery (the voltage<br>does not exceed 3.6 V) or<br>other always-on power<br>supplies.  | DVDD3318_PC connects to the 1.8 V or 3.3 V digital power. |  |
| Solution 5 | Used                    | PMC      | AVDD_BAT and DVDD3318_PC connect to 1.8 V or 3.3 V always-on power supplies.                                         |                                                           |  |

# NOTICE

#### In Table 1-3:

- Solution 1 and solution 3: PWR\_BUTTON, PWR\_RSTN, PWR\_SEQ0/1, PWR\_EN, PWR\_STARTUP, and PWR\_WAKEUP can be floated.
- Solution 2 and solution 4: PWR\_BUTTON, PWR\_RSTN, and PWR\_STARTUP can be floated.
- Solution 5: When the PMC function is used, the RTC circuit must be designed properly.



# 1.1.5 System Configuration Circuit for Hi3516D V300 Hardware Initialization

The working mode of each module is configured based on the pull-up and pull-down resistor status of configuration pins during the Hi3516D V300 initialization. Table 1-4 describes hardware configuration signals.

Table 1-4 Hardware configuration signals

| Signal                                                  | Direction  | Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TEST_MODE                                               | I          | Mode select                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                         |            | 0: functional mode                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                         |            | 1: test mode                                                                                                                                                                                                                                                                                                                                                                                                  |
| BOOT_SEL[1:0]                                           | I          | Boot source select                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                         |            | 00: booting from the NOR/NAND flash                                                                                                                                                                                                                                                                                                                                                                           |
|                                                         |            | 01: booting from the MMC                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                         |            | 10: fast boot. The SPI NOR/NAND flash memory is burnt over the serial port.                                                                                                                                                                                                                                                                                                                                   |
|                                                         |            | 11: fast boot. The eMMC is burnt over the serial port.                                                                                                                                                                                                                                                                                                                                                        |
| SFC_DEVICE_MODE                                         | I          | SRI flash select                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                         | , i        | 🕅: SPI NOR flash                                                                                                                                                                                                                                                                                                                                                                                              |
| SFC_BOOT_MODE  SFC_BOOT_MODE  cogobby  cogobby  cogobby | Chan       | 1: SPI NAND flash                                                                                                                                                                                                                                                                                                                                                                                             |
| SFC_BOOT_MODE                                           | I'R        | Boot mode select of the SPI NOR flash memory                                                                                                                                                                                                                                                                                                                                                                  |
| 300                                                     | <i>C Y</i> | when BOOT_SEL[1:0] is <b>00</b> and                                                                                                                                                                                                                                                                                                                                                                           |
| rent                                                    |            | SFC_DEVICE_MODE is <b>0</b> .                                                                                                                                                                                                                                                                                                                                                                                 |
| (M                                                      |            | 0: 3-byte address mode                                                                                                                                                                                                                                                                                                                                                                                        |
| 14,00                                                   |            | 1: 4-byte address mode                                                                                                                                                                                                                                                                                                                                                                                        |
| ou.                                                     |            | Boot mode select of the SPI NAND flash memory when BOOT_SEL[1:0] is <b>00</b> and                                                                                                                                                                                                                                                                                                                             |
| adpn,                                                   |            | SFC_DEVICE_MODE is 1.                                                                                                                                                                                                                                                                                                                                                                                         |
| Coa                                                     |            | 0: 1-wire I/O boot mode                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                         |            | 1: 4-wire I/O boot mode                                                                                                                                                                                                                                                                                                                                                                                       |
| UPDATE_MODE                                             | I          | SDIO0 and USB burning function enable                                                                                                                                                                                                                                                                                                                                                                         |
|                                                         |            | 0: enabled                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                         |            | 1: disabled                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                         |            | Note: After the SDIO0 and USB burning function is enabled, the boot mode specified by BOOT_SEL[1:0] and SFC_DEVICE_MODE does not take effect. When the chip is started during power-on, it detects whether an SD card or USB flash drive exists on the SDIO0 interface. If yes, the boot stored in the SD card or USB flash drive is burnt to the boot medium specified by BOOT_SEL[1:0] and SFC_DEVICE_MODE. |



| Signal | Direction | Description                           |
|--------|-----------|---------------------------------------|
|        |           | SDIO1 does not support this function. |

# NOTICE

Some of the system configuration pins listed in Table 1-4 are multiplexed with RMII, sensor, or SFC pins. If these configuration pins connect to pins of the peripherals, pull-up and pull-down resistors must be designed for the configuration pins to determine their initial states. The recommended value is 4.7 kilohms.

#### 1.1.6 DDR SDRAM Circuit Design

#### 1.1.6.1 Introduction

- The Hi3516D V300 DDRC interface supports the DDR3(D)/DDR4 SDRAM.
- Hi3516D V300 has one 32-bit DDRC, which can be connected to two pieces of 16-bit DDR3(L)/DDR4 SDRAMs.
- For details about the specifications, see section 4.1 "DDRC" in the *Hi3516D V300 Professional Smart IP Camera SoC Data Sheet*.

#### 1.1.6.2 DDR SDRAM Topology

In the case of the interconnection with the two pieces of DDR3(L)/DDR4 SDRAMs, the line sequence varies according to the topology structure to facilitate the PCB layout. For details about the pin swap information, see Table 1-5.

Table 1-5 Pin swap information

| Pin ID | Pin Name | Signal Name                        |                            |                    |                         |
|--------|----------|------------------------------------|----------------------------|--------------------|-------------------------|
|        |          | DDR <b>&amp;(L</b> ) T<br>Topology | DDR3(L) Fly-by<br>Topology | DDR4 T<br>Topology | DDR4 Fly-by<br>Topology |
| A7     | DDR_A0   | DDR3_A0                            | DDR3_BA1                   | DDR4_A4            | DDR4_A15                |
| A8     | DDR_A1   | DDR3_A1                            | DDR3_A4                    | DDR4_A3            | DDR4_BA1                |
| B9     | DDR_A2   | DDR3_A9                            | DDR3_A5                    | DDR4_A1            | DDR4_A1                 |
| В7     | DDR_A3   | DDR3_A3                            | DDR3_A12                   | DDR4_A15           | DDR4_A10                |
| A9     | DDR_A4   | DDR3_A4                            | DDR3_A6                    | DDR4_BA1           | DDR4_A5                 |
| B8     | DDR_A5   | DDR3_A2                            | DDR3_A1                    | DDR4_BA0           | DDR4_A3                 |
| A10    | DDR_A6   | DDR3_A8                            | DDR3_A11                   | DDR4_A6            | DDR4_A9                 |
| B11    | DDR_A7   | DDR3_A7                            | DDR3_A13                   | DDR4_A13           | DDR4_A7                 |
| A11    | DDR_A8   | DDR3_A6                            | DDR3_A14                   | DDR4_A11           | DDR4_A13                |
| B10    | DDR_A9   | DDR3_A5                            | DDR3_A8                    | DDR4_A7            | DDR4_A6                 |



| Pin ID | Pin Name   | Signal Name           |                            |                    |                         |
|--------|------------|-----------------------|----------------------------|--------------------|-------------------------|
|        |            | DDR3(L) T<br>Topology | DDR3(L) Fly-by<br>Topology | DDR4 T<br>Topology | DDR4 Fly-by<br>Topology |
| B5     | DDR_A10    | DDR3_A15              | DDR3_A10                   | DDR4_A16           | DDR4_ACT_N              |
| D10    | DDR_A11    | DDR3_A11              | DDR3_A9                    | DDR4_A5            | DDR4_A8                 |
| C6     | DDR_A12    | DDR3_A10              | DDR3_CAS_N                 | DDR4_A10           | DDR4_A16                |
| C11    | DDR_A13    | DDR3_A13              | DDR3_A7                    | DDR4_A8            | DDR4_A11                |
| C10    | DDR_A14    | DDR3_A14              | DDR3_A2                    | DDR4_A9            | DDR4_A2                 |
| C9     | DDR_A15    | DDR3_A12              | DDR3_A0                    | DDR4_A2            | DDR4_A0                 |
| D7     | DDR_BA0    | DDR3_BA0              | DDR3_BA0                   | DDR4_BG0           | DDR4_A4                 |
| C8     | DDR_BA1    | DDR3_BA1              | DDR3_A3                    | DDR4_A0            | DDR4_BA0                |
| C7     | DDR_BA2    | DDR3_BA2              | DDR3_BA2                   | DDR4_A12           | DDR4_BG0                |
| В6     | DDR_CASN   | DDR3_CAS_N            | DDR3_A15                   | DDR4_A14           | DDR4_A14                |
| A6     | DDR_RASN   | DDR3_RAS_N            | DDR3_WE_N                  | DDR4_ACT_N         | DDR4_A12                |
| C5     | DDR_WEN    | DDR3_WE_N             | DDR3_RAS_N                 |                    |                         |
| A4     | DDR_CKE    | DDR3_CKE              | DDR3_CKE                   | DDR4_CKE           | DDR4_CKE                |
| A5     | DDR_CSN    | DDR3_CS_N             | DDR3_CS_N                  | DDR4_CS_N          | DDR4_CS_N               |
| B4     | DDR_ODT    | DDR3_ODT              | DDR3_ODT                   | DDR4_ODT           | DDR4_ODT                |
| C12    | DDR_RESETN | DDR3_RESET_N          | DDR3_RESET_N               | DDR4_RESET_N       | DDR4_RESET_N            |
| D12    | DDR_ZQ     | DDR_ZQ nenth          | DDR_ZQ                     | DDR_ZQ             | DDR_ZQ                  |
| E5     | ZQ1        | ZQ1 çoʻ               | ZQ1                        | ZQ1                | ZQ1                     |
| B12    | ZQ2        | Z@J                   | ZQ2                        | ZQ2                | ZQ2                     |
| H1     | DDR_DQ0    |                       | DDR3_DQ6                   | DDR4_DQ6           | DDR4_DQ0                |
| H2     | DDR_DQ1    | DDR3_DQ2              | DDR3_DQ2                   | DDR4_DQ4           | DDR4_DQ4                |
| J2     | DDR_DQ2    | DDR3_DQ13             | DDR3_DQ9                   | DDR4_DQ14          | DDR4_DQ10               |
| J1     | DDR_DQ3    | DDR3_DQ11             | DDR3_DQ15                  | DDR4_DQ0           | DDR4_DQ14               |
| К3     | DDR_DQ4    | DDR3_DQ9              | DDR3_DQ13                  | DDR4_DQ12          | DDR4_DQ8                |
| L4     | DDR_DQ5    | DDR3_DQ0              | DDR3_DQ0                   | DDR4_DQ8           | DDR4_DQ12               |
| L3     | DDR_DQ6    | DDR3_DQ15             | DDR3_DQ11                  | DDR4_DQ10          | DDR4_DQ2                |
| L2     | DDR_DQ7    | DDR3_DQ4              | DDR3_DQ4                   | DDR4_DQ2           | DDR4_DQ6                |
| M3     | DDR_DQ8    | DDR3_DQ1              | DDR3_DQ7                   | DDR4_DQ15          | DDR4_DQ7                |
| N3     | DDR_DQ9    | DDR3_DQ3              | DDR3_DQ1                   | DDR4_DQ11          | DDR4_DQ3                |



| Pin ID | Pin Name   | Signal Name            |                            |                    |                         |
|--------|------------|------------------------|----------------------------|--------------------|-------------------------|
|        |            | DDR3(L) T<br>Topology  | DDR3(L) Fly-by<br>Topology | DDR4 T<br>Topology | DDR4 Fly-by<br>Topology |
| P4     | DDR_DQ10   | DDR3_DQ5               | DDR3_DQ10                  | DDR4_DQ5           | DDR4_DQ11               |
| N2     | DDR_DQ11   | DDR3_DQ8               | DDR3_DQ14                  | DDR4_DQ1           | DDR4_DQ13               |
| N1     | DDR_DQ12   | DDR3_DQ12              | DDR3_DQ12                  | DDR4_DQ3           | DDR4_DQ9                |
| P3     | DDR_DQ13   | DDR3_DQ7               | DDR3_DQ8                   | DDR4_DQ7           | DDR4_DQ15               |
| P1     | DDR_DQ14   | DDR3_DQ14              | DDR3_DQ3                   | DDR4_DQ9           | DDR4_DQ1                |
| P2     | DDR_DQ15   | DDR3_DQ10              | DDR3_DQ5                   | DDR4_DQ13          | DDR4_DQ5                |
| A2     | DDR_DQ16   | DDR3_DQ21              | DDR3_DQ22                  | DDR4_DQ19          | DDR4_DQ20               |
| B2     | DDR_DQ17   | DDR3_DQ20              | DDR3_DQ29                  | DDR4_DQ23          | DDR4_DQ26               |
| B1     | DDR_DQ18   | DDR3_DQ23              | DDR3_DQ25                  | DDR4_DQ21          | DDR4_DQ30               |
| C3     | DDR_DQ19   | DDR3_DQ19              | DDR3_DQ18                  | DD#24_DQ31         | DDR4_DQ24               |
| D3     | DDR_DQ20   | DDR3_DQ18              | DDR3_DQ31                  | DDR4_DQ22          | DDR4_DQ28               |
| D2     | DDR_DQ21   | DDR3_DQ22              | DDR3_DQ20                  | DDR4_DQ18          | DDR4_DQ22               |
| E3     | DDR_DQ22   | DDR3_DQ30              | DDR3_DQ27                  | DDR4_DQ20          | DDR4_DQ16               |
| F4     | DDR_DQ23   | DDR3_DQ16              | DDR32DQ16                  | DDR4_DQ26          | DDR4_DQ18               |
| F1     | DDR_DQ24   | DDR3_DQ28              | DDR3_DQ28                  | DDR4_DQ25          | DDR4_DQ29               |
| F2     | DDR_DQ25   | DDR3_DQ17              | DDR3_DQ30                  | DDR4_DQ27          | DDR4_DQ25               |
| G1     | DDR_DQ26   | DDR3_DQ26              | DDR3_DQ26                  | DDR4_DQ28          | DDR4_DQ21               |
| G2     | DDR_DQ27   | DDR3 <sub>d</sub> OQ27 | DDR3_DQ21                  | DDR4_DQ30          | DDR4_DQ17               |
| НЗ     | DDR_DQ28   | DDR3_DQ24              | DDR3_DQ24                  | DDR4_DQ17          | DDR4_DQ23               |
| H4     |            | DDR3_DQ29              | DDR3_DQ23                  | DDR4_DQ29          | DDR4_DQ19               |
| J3     | DDR_DQ30   | DDR3_DQ25              | DDR3_DQ17                  | DDR4_DQ16          | DDR4_DQ27               |
| J4     | DDR_DQ31   | DDR3_DQ31              | DDR3_DQ19                  | DDR4_DQ24          | DDR4_DQ31               |
| N4     | DDR_DM0    | DDR3_DM0               | DDR3_DM0                   | DDR4_DM0           | DDR4_DM0                |
| M4     | DDR_DM1    | DDR3_DM1               | DDR3_DM1                   | DDR4_DM1           | DDR4_DM1                |
| G3     | DDR_DM2    | DDR3_DM2               | DDR3_DM2                   | DDR4_DM2           | DDR4_DM2                |
| F3     | DDR_DM3    | DDR3_DM3               | DDR3_DM3                   | DDR4_DM3           | DDR4_DM3                |
| K2     | DDR_DQS0_N | DDR_DQS0_N             | DDR3_DQS0_N                | DDR4_DQS0_N        | DDR4_DQS0_N             |
| K1     | DDR_DQS0_P | DDR_DQS0_P             | DDR3_DQS0_P                | DDR4_DQS0_P        | DDR4_DQS0_P             |
| M2     | DDR_DQS1_N | DDR_DQS1_N             | DDR3_DQS1_N                | DDR4_DQS1_N        | DDR4_DQS1_N             |

| Pin ID | Pin Name   | Signal Name           |                            |                    |                         |
|--------|------------|-----------------------|----------------------------|--------------------|-------------------------|
|        |            | DDR3(L) T<br>Topology | DDR3(L) Fly-by<br>Topology | DDR4 T<br>Topology | DDR4 Fly-by<br>Topology |
| M1     | DDR_DQS1_P | DDR_DQS1_P            | DDR3_DQS1_P                | DDR4_DQS1_P        | DDR4_DQS1_P             |
| C2     | DDR_DQS2_N | DDR_DQS2_N            | DDR3_DQS2_N                | DDR4_DQS2_N        | DDR4_DQS2_N             |
| C1     | DDR_DQS2_P | DDR_DQS2_P            | DDR3_DQS2_P                | DDR4_DQS2_P        | DDR4_DQS2_P             |
| E2     | DDR_DQS3_N | DDR_DQS3_N            | DDR3_DQS3_N                | DDR4_DQS3_N        | DDR4_DQS3_N             |
| E1     | DDR_DQS3_P | DDR_DQS3_P            | DDR3_DQS3_P                | DDR4_DQS3_P        | DDR4_DQS3_P             |
| C4     | DDR_CLK_N  | DDR3_CLK_N            | DDR3_CLK_N                 | DDR4_CLK_N         | DDR4_CLK_N              |
| D4     | DDR_CLK_P  | DDR3_CLK_P            | DDR3_CLK_P                 | DDR4_CLK_P         | DDR4_CLK_P              |

# NOTICE

The layout and routing of the fly-by topology for the DDR3(L) interconnection must follow the corresponding part in the HI3516DV300DMEB design.

The layout and routing of the T topology for the DDR3(L) interconnection must follow the corresponding part in the HI3516DV300DWEBPRO design.

The layout and routing of the fly-by topology for the DDR4 interconnection must follow the corresponding part in the HI3516D 00DDR4DMEB design.

The DDR4 T topology for the DDR4 interconnection must follow the corresponding part in the HI3516DV300DMEBLEXE design.

For details, see the hardware documents in the release package.

#### 1.1.6.3 Design Recommendations for Matched Modes

- Bidirectional DQ and DQS signals
   Connect DQ, DQS\_P, and DQS\_N signals of Hi3516D V300 directly to the DQ, DQS\_P, and DQS\_N signals of the DDR SDRAM respectively.
- Differential clocks

When the T topology is used for interconnection with two pieces of DDR3(L)/DDR4 SDRAMs, DDR\_CLK\_N/P uses the one-drive-two topology. Connect a 2.2 pF capacitor close to the SoC, and a 100-ohm resistor close to the SDRAMs, as shown in Figure 1-5.

**Figure 1-5** One-drive-two application of the differential clock signal in the T topology for the DDR3(L)/DDR4 SDRAMs



When the fly-by topology is used for the interconnection with two pieces of DDR3(L)/DDR4 SDRAMs, DDR\_CLK\_N/P uses the one-drive-two topology. Connect a 2.2 pF capacitor close to the SoC, and a 75-ohm resistor close to the remote SDRAM, as shown in Figure 1-6.

**Figure 1-6** One-drive-two application of the differential clock signal in the fly-by topology for the DDR3(L)/DDR4 SDRAMs



#### 1.1.6.4 Address Signals and Command Signals

In the Hi3516D V300 DDR SDRAM application:

In the design of the T topology for the interconnection with the DDR3(L)/DDR4
SDRAMs, address and command signals are connected in one-drive-two mode, as shown
in Figure 1-4.

**Figure 1-4** One-drive-two application of the address and command signals in the T topology for the DDR3(L)/DDR4 SDRAMs



- When the fly-by topology is used for the interconnection with two pieces of 16-bit DDR3(L)/DDR4 SDRAMs, the address and command signals are connected in one-drive-two mode. The matching methods are a follows:
  - Thevenin match for the DDR\_CS\_N signal close to the remote SDRAM
  - Thevenin match for the DDR\_CKE signal close to the remote SDRAM
  - Thevenin match for the DDR ODT signal close to the remote SDRAM
  - One-drive-two mode for other signals

**Figure 1-5** One-drive-two application of the address and command signals in the fly-by topology for the DDR3(L)/DDR4 SDRAMs



#### 1.1.6.5 DM Signals

In the DDR SDRAM applications, DM signals 0–3 are connected in point-to-point mode. Therefore, you only need to directly connect them.

#### 1.1.6.6 External Resistor for the DDR SDRAM

The 240-ohm±1% external resistor (ZQ) is selected.



# 1.1.7 Schematic Diagram Design of the Flash

#### 1.1.7.1 Introduction

The flash controller supports the SPI NOR flash, SPI NAND flash, and eMMC.

#### 1.1.7.2 Signal Processing

#### Design of the SPI Flash Memory

An external SPI flash memory may be connected. Table 1-6 shows the recommended SPI flash match design, and Figure 1-6 shows the recommended connection mode.

Table 1-6 SPI flash match design method for 4-layer PCB design

| Signal                                                                                                      | Design Method                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SFC_CLK                                                                                                     | In one-drive-one mode, the Hi3516D V300 source end is connected to a 33-ohm resistor in series. The signal trace length cannot be greater than 3 inches.                                                                                                                                                                                                                                                                                             |
| <ul><li>SFC_MOSI_IO0</li><li>SFC_MISO_IO1</li><li>SFC_WP_IO2</li><li>SFC_HOLD_IO3</li><li>SFC_CSN</li></ul> | The signals are connected directly. You are advised to connect a 4.7-kilohm pull-down resistor to SFC_WP_IO2 and 4.7-kilohm pull-up resistors to SFC_HOLD_IO3 and SFC_CSN.  In one-drive-one mode, when the signal trace length is less than or equal to 1.5 inches, the signals are connected directly; when the signal trace length is greater than 1.5 inches and less than 3 inches, a 33-ohm resistor is connected in series at the source end. |





The SPI flash with the reset function is recommended. If the SPI flash does not have the reset function, the system may fail to restart because the SPI flash cannot be reset synchronously when the watchdog of the master chip takes effect and resets the system.

#### Matched Design of eMMC Signals

Figure 1-7 shows the eMMC connection when the external eMMC is connected.

Figure 1-7 eMMC connection diagram



Table 1-7 Resommended match design when the external eMMC is connected

| Signaly        | Design                                                                                                                                                           |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EMMC_CLK       | The signal is connected to a 33-ohm resistor in series at the Hi3516D V300 end. The signal trace length cannot be greater than 2.5 inches.                       |
| EMMC_DATA[0:3] | The signal is directly connected, and you are advised to connect a 47-kilohm pull-up resistor to it.  The signal trace length cannot be greater than 2.5 inches. |
| EMMC_CMD       | The signal is directly connected, and you are advised to connect a 10-kilohm pull-up resistor to it.  The signal trace length cannot be greater than 2.5 inches. |
| EMMC_RST_N     | The signal is directly connected, and you are advised to connect a 47-kilohm pull-up resistor to it.                                                             |





The EMMC\_RST\_N pin is multiplexed with the SYS\_RST\_N pin. When the EMMC\_RST\_N function is used, other GPIO pins are used to reset peripherals.

# 1.2 Design Recommendations on the Power Supply

For details about the power supply design parameters for Hi3516D V300, see section 2.5 "Electrical Specifications" in the *Hi3516D V300 Professional Smart IP Camera SoC Data Sheet*.

The power design of Hi3516D V300 must follow the corresponding part in the schematic diagram design of the HI3516DV300DMEB.

#### 1.2.1 Core Power Design

For the Hi3516D V300 core power supply DVDD, the typical voltage is 0.9 V, and the actual voltage is controlled by the selective voltage binning (SVB) dynamic voltage scaling circuit. For details, see the latest HI3516DV300DMEB schematic diagram. The power supply capability of the power chip must be no less than 3 A specification design. You are advised to use the DC-DC that supports the COT mode.

This power supply requires that the ripple and noise be controlled within  $\pm 38$ mV at the pins of the chip.

#### 1.2.2 DDR SDRAM Power Design

- Hi3516D V300 supports the DDR3(L)/DDR4 SDRAM, typical voltages of 1.5 V(1.35 V) and 1.2 V, and reference voltage (Vref) of VDDIO\_DDR/2. The power supply of the DDR SDRAM must be the same as that of the DDR I/O power supply of Hi3516D V300.
- An independent power chip needs to be used on the board to supply power to the DDR SDRAM, and the DDR SDRAM I/O power pins of Hi3516D V300 (VDDIO\_DDR).
- The DDR SDRAM phase-locked loop (PLL) power (pin name: AVDD33\_DDR\_PLL) connects to the 3.3 V power. The power must be isolated from the 3.3 V digital power of the master chip by using the 1 kilohm@100 MHz electromagnetic interference (EMI)
- The CK power supply (pin name: VDDIO\_DDR\_CK) of the master chip DDRIO must be isolated from the VDDIO\_DDR power by using the 1 kilohm@100 MHz EMI bead.
- The power for Vref of the DDR SDRAM is obtained after voltage division by using the 1 kilohm±1% resistor.
- The Vref power of the Hi3516D V300 master chip is integrated, and therefore no external design is required.
- The DCDC with the fixed PWM mode must be used.

Figure 1-8 shows the reference design of the DDR4 SDRAM power voltage-division network.

Figure 1-8 Reference design of the DDR4 SDRAM power voltage-division network



Figure 1-9 shows the reference design of the DDR3(L) SDRAM Vref power.

Figure 1-9 Reference design of the DDR3(L) SDRAM power voltage-division circuit



# NOTICE

The DDR4 SDRAM requires the 2.5 V power supply VPP. The VPP power must be turned on before the 1.2 V VDD power or the two power supplies are turned on simultaneously. Besides, the amplitude of the VPP power must always be greater than or equal to that of the 1.2 V VDD power.

#### 1.2.3 I/O Power Design

- The I/O power pins (DVDD33) connect to the 3.3 V digital power. You are advised to use the DC-DC in **fixed PWM mode**.
- The I/O power pins (DVDD3318\_FLASH) of the flash interface support the 3.3 V or 1.8 V level. The level of the connected power must be the same as the interface level of the connected chip.
- The I/O power (DVDD3318\_SENSOR) of the sensor clock, reset, and configuration pins support the 3.3 V or 1.8 V power. The level of the connected power must be the same as the interface level of the connected chip.
- The mobile industry processor interface (MIPI)/low-voltage differential signaling (LVDS) interface power pins (AVDD3318\_MIPI) support the 3.3 V or 1.8 V power.
  - The MIPI/LVDS pins of Hi3516D V300 can be multiplexed as the parallel data function and support the 3.3 V or 1.8 V level. The level of the connected power must be the same as the interface level of the connected chip.
  - When the MIPI or LVDS module wused, AVDD3318\_MIPI must connect to the 1.8 V power.
  - When the MIPI/LVDS pins are multiplexed as the parallel data function,
     AVDD3318 MIPI must connect to the 3.3 V or 1.8 V power.
- The power pins of the video input (VI) interface (DVDD3318\_VI) support the 3.3 V or 1.8 V power.

The VI pins of His 16D V300 can be multiplexed as the parallel data function, and form a 16-bit BT.1120 input interface with the parallel data interface multiplexed by the MIPI/LVD pins, or form an input interface that supports up to 14-bit parallel data. The level of the connected power must be the same as the interface level of the connected chip.

The VI pin can be independently multiplexed as the VI BT.656 interface.

The VI pin can be independently multiplexed as the VO BT.656 interface.

- The power pin of the UART1 interface (DVDD3318\_UART1) supports the 3.3 V or 1.8 V power.
- The power pin of the SDIO1 interface (DVDD3318\_SDIO1) supports the 3.3 V or 1.8 V power.
- The always-on area power pin (DVDD3318\_PC) supports the 3.3 V or 1.8 V power.

#### 1.2.4 PLL Power Design

Hi3516D V300 has two PLL power supplies:

- AVDD09\_PLL: This power supply must be isolated from the DVDD power by using the 1 kilohm@100 MHz EMI bead.
- AVDD33\_PLL: This power supply must be isolated from the 3.3 V digital power by using the 1 kilohm@100 MHz EMI bead



For details about the circuit design, see the schematic diagram of the Hi3516D V300 demo board.

# 1.2.5 Power-On and Power-Off Sequences

Figure 1-10 and Figure 1-11 show the requirements on the power-on and power-off sequences of the core power supplies, DDR power supplies, and I/O power supplies, respectively.

Figure 1-10 Power-on sequence diagram



 $0 < T1 \le 10$  ms,  $T3 \ge 0$  ms, T3 > 0 ms. The 3.3 V/1.8 V power, DDRIO power, and core power are turned on in sequence.

rudoos

Figure 1-11 Power-off sequence diagram

Power-off sequence



T1 > 0. During power-off, 3.3 V/1.8 V is powered off first. When the level of the 3.3 V power is decreased to the POR threshold (2.1 V), a POR reset is triggered. Then, the core powers can be powered off.

# NOTICE

The power pins corresponding to the POR module are DVDD33 pins (P17, H17, and V8).

The power-on threshold of the POR is 2.6 V, and the power-off threshold of the POR is 2.1 V. During power-down, the POR works in any of the following modes:

- When the DVDD33 voltage decreases from 3.3 V to 2.6 V, sequence starts. At 5 us, if the DVDD33 voltage is greater than 2.6 V, the POR does not trigger a reset, and the SYS\_RSTN\_OUT pin maintains high.
- When the DVDD33 voltage decreases from 3.3 V to 2.6 V, sequence starts. At 5 us, if the DVDD33 voltage is greater than 2.1 V and less than or equal to 2.6 V, the POR triggers a reset, and the SYS\_RSTN\_OUT pin is at low level.
- When the DVDD33 voltage decreases from 3.3 V to 2.6 V, sequence starts. Within 5 us, if the DVDD33 voltage is less than or equal to 2.1 V, the POR triggers a reset, and the SYS\_RSTN\_OUT pin is at low level.

#### 1.2.6 SVB Dynamic Voltage Scaling

The dynamic voltage scaling function must be added to the core power supplies of Hi3516D V300. The implementation method is as follows:

Transmit the signal from the PWM waveform output pins (SVB\_PWM). The pins output the DC levels ranging from 0 V to 3.3 V after RC filtering. The DC levels are overlapped at the input end of the DC-DC feedback voltage through the resistor network to implement DC-DC output voltage scaling. Then adjust the PWM frequency and duty cycle by configuring related registers of Hi3516D V300. In this way, the DC-DC output voltage is dynamically scaled. See Figure 1-12.

Figure 1-12 Schematic diagram of dynamic voltage scaling

During SVB circuit design, connect the PWM pin of Hi3516D V300 to the SVB circuit and then to the FB pin of the DC-DC circuit for the core power supply. Note the following during design:

- PWM is used to control the voltage of the DVDD power.
- The error range of the DC voltage of the 3.3 V power for the Hi3516D V300 must be within  $\pm 50$  mV.
- A resistor (R6) needs to be reserved before the FB pin in the DC-DC circuit to ensure the loop stability of the DC-DC component.

The impedance of R6 can be calculated by using the following equation (this calculation method applies only to the MPS DC-DC. You need to confirm with the vendors whether this equation applies to the DC-DC of other solutions):

$$R6 \times (Vout/Vref) + R1 = 200 \text{ kilohms}$$

Vout is the nominal voltage of the DC-DC output, Vref is the reference voltage of the DC-DC, and R1 is the voltage-division resistor on the FB pin of the DC-DC.

The value 200 kilohms in the right of the equation is an empirical value, and it can be changed to 100 kilohms if the capacitance of the DC-DC output capacitor is greater than the reference capacitance in the DC-DC manual.

The obtained impedance of R6 is a reference value. The actual impedance fluctuates around the calculation result, and is close to the reference value.

• The DC-DC reference voltage (Vref) must be less than 0.65 V, and the precision deviation of the DC-DC Vref cannot be greater than 2%.



# NOTICE

The precision of all the resistors must be 1%, and the material of the capacitors must be X7R or X7S.

The parameter configuration of the SVB circuit must be consistent with those in Table 1-8.

Table 1-8 RC parameters for DVDD in the SVB voltage scaling circuit

| Vref (V) | R1<br>(kilohm) | R2<br>(kilohm) | R3<br>(kilohm) | R4<br>(kilohm) | R5<br>(kilohm) | C (µF) |
|----------|----------------|----------------|----------------|----------------|----------------|--------|
| 0.45     | 24             | 20             | 120            | 47             | 1              | 2.2    |
| 0.6      | 15             | 24             | 100            | 20             | 1              | 2.2    |
| 0.608    | 15             | 24             | 120            | 24             | 1              | 2.2    |

# 1.3 Design Recommendations on Peripheral Interfaces

#### 1.3.1 MAC Interface

#### **MAC Interface**

The Hi3516D V300 MAC supports the RMII mode instead of the RGMII or MII mode.

Figure 1-13 shows the signal connection in RMII mode.

25 MHz EPHY\_CLK CKXTAL2 PHYRSTB EPHY\_RSTN RXD0 RMII\_RXD0 RXD1 RMII\_RXD1  $RMII\_RX\_DV$ CRS/CRS\_DV RTL8201F Hi3516D V300 TXC RMII\_CLK TXD0 RMII\_TXD0 RMII\_TXD1 TXD1 RMII\_TX\_EN TXEN MDIO MDIO **MDCK** MDC

Figure 1-13 Hi3516D V300 signal connection in RMII mode

Table 1-9 describes the design requirements on the ETH MAC signals.

Table 1-9 Design of the ETHMAC signals

| Signal                      | Design Method                                                                                                                     |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| RMII_CLK for                | The signal is connected to a 33-ohm resistor in series at the Hi3516D V300 end. The trace length cannot be greater than 8 inches. |
| RMIR TXD[0:1]<br>RMII_TX_EN | The signals are connected directly. The trace length cannot be greater than 8 inches.                                             |
| RMII_RXD[0:1]<br>RMII_RX_DV | The signals are connected directly. The trace length cannot be greater than 8 inches.                                             |
| MDCK                        | The signal is connected to a 33-ohm resistor in series at the Hi3516D V300 end. The trace length cannot be greater than 8 inches. |
| MDIO                        | The signal directly connects to a 1.5-kilohm pull-up resistor. The trace length cannot be greater than 8 inches.                  |
| EPHY_CLK                    | The signal is connected to a 33-ohm resistor in series at the Hi3516D V300 end. The trace length cannot be greater than 8 inches. |





If the selected FEPHY requires the external working clock, the external crystal oscillator solution must be reserved in addition to the chip EPHY\_CLK.

#### 1.3.2 Audio and Video Interfaces

#### 1.3.2.1 Design of Analog Audio Interfaces

Hi3516D V300 provides one group of dual-channel audio input interfaces (AC\_INL/R) and one group of dual-channel audio output interfaces (AC\_OUTL/R).

AC\_INL/R can be multiplexed as a differential input interface AC\_IN\_P/N. The audio output interfaces do not support differential outputs.

- The analog power AVDD33\_AC for the audio module must be isolated from the 3.3 V system power by using an EMI bead.
- The filter capacitors of the AC\_VREF pin should be the 4.7 μF + 100 nF low ESR ceramic capacitors.
- The input interfaces of the audio module can act as the line-in or MIC\_IN input channels. If the input device is a passive MIC device the MIC\_BIAS bias voltage needs to be provided. If the output device is an active line-in device (such as a PC), the bias voltage is not required.
- The blocking capacitors connected to the audio input signal must be placed close to Hi3516D V300. The 4.7 μF capacitors are recommended.
- Hi3516D V300 provides one MIC\_BIAS pin. A 4.7 μF capacitor needs to be placed close to the AC\_MICBLAS pin.
- You are advised to connect an audio amplifier and filter circuit to the audio output pins AC\_OUTL and AC\_OUTR, which ensures excellent audio quality.
- ESD protection measures must be taken on the audio output signal traces to enhance the anti-interference performance of the interface.

#### Design of the Single Ended MIC Input Circuit

Figure 1-14 shows the single-ended MIC input reference circuit.

Figure 1-14 Single-ended MIC input circuit



Design of the MIC Differential Input Circuit

Figure 1-15 shows the MIC differential input reference circuit. The microphone used in the figure is a common single-end MIC.

Figure 1-15 MIC differential input circuit



# NOTICE

The audio module is prone to be affected by the power noise and signal crosstalk. To effectively reduce the noise floor, perform the following operations based on the application scenario:

- 1. Scenario 1 (one MIC)
- You are advised to use the differential design for the MIC input circuit. The MIC can be a common single-ended MIC.
- In the case of single-ended input of one MIC, the input gain must be restricted and the register must be disabled when the MIC channel is not connected. The gain configuration is the same as that in scenario 2.
- 2. Scenario 2 (dual MICs)
- When the MIC input circuit uses the single-ended design, you are advised to reduce the noise floor by adjusting the input gain to a value below 40 dB; If you have higher requirements for sound pickup or sound quality, use a MIC with a higher sensitivity or an external codec.

The preceding two methods require corresponding registers to be configured. For details about the register description, see section 11.2 in the *Hi3506D V300 Professional Smart IP Camera SoC Data Sheet*. For details about the register adjustment method, see the *Hi3516D V300 Audio Optimization Application Notes*.

#### 1.3.2.2 I<sup>2</sup>S Interface

Hi3516D V300 has an inter-IC sound (1898) interface that is multiplexed with the JTAG interface. Figure 1-16 and Figure 1-18 show the 5-wire connections in I<sup>2</sup>S master mode and I<sup>2</sup>S slave mode, respectively.

# NOTICE

The audio coder(decoder (codec) and the I<sup>2</sup>S interface share the same channel and cannot be used at the same time.

Figure 1-16 5-wire connection in I<sup>2</sup>S master mode



Figure 1-17 5-wire connection in I<sup>2</sup>S slave mode



#### 1.3.2.3 Design of the Sensor Configuration Interface

Hi3516D V300 supports up to two sensor input. The configuration interfaces of the sensors contain the following signals:

- SENSOR0/1\_RSTN, SENSOR0/1\_CLK, SENSOR\_HS, and SENSOR\_VS
- SPI0/I2C0/I2C1

The signal functions are described as follows:

- SENSOR0/1\_RSTN can output the reset signal for resetting the sensor through register configuration.
- SENSOR0/1\_CLK provides working clocks for the mainstream sensors. For details, see the configuration information about the CRG register in the *Hi3516D V300 Professional Smart IP Camera SoC Data Sheet* SENSOR0\_CLK needs to connect to a 33-ohm resistor in series at the Hi3516D V300 end.
- SPI0/I2C0 is used for configuring sensor
  - I2C0/1\_SCL is multiplexed with SPI0\_SCLK, and I2C0/1\_SDA is multiplexed with SPI0\_SDO. The sensor configuration interface supports a 3-wire SPI that is multiplexed with SPI 0 and is used for the interconnection with some Panasonic sensors.
  - During design, the I2C signal needs to connect to an external pull-up resistor. The pull-up resistance must be 1 kilohm.
- SENSOR\_HS and SENSOR\_VS output the horizontal sync (HS) signal and vertical sync (WS) signal, and are used to support sensors in slave mode.
- Of the sensor reset signal needs to connect to 1 nF grounding capacitors in the circuit design of the sensor board to ensure the electrostatic discharge (ESD) performance.

Figure 1-18 and Figure 1-19 show the connection methods recommended when sensors are connected.

Figure 1-18 Interface configuration for connecting to dual sensors



Figure 1-19 Interface configuration for connecting to a single sensor



#### 1.3.2.4 VI Interface Design

The video input (VI) interface can be multiplexed as the parallel complementary metal-oxide-semiconductor (CMOS) VI interface or differential VI interface (MIPI Rx interface).

- The parallel CMOS VI interface supports data in the formats of raw, BT.1120, BT.656, and BT.601, and its maximum frequency is 148.5 MHz.
  - If the raw data signal is connected, the signal connects to the VI interface from the lower bits to the upper bits in sequence. For example, the 12-bit raw data signal connects to D0-D11 of the VI interface.
  - If the BT.1120 signal is connected, the Y signal connects to the upper 8 bits of the VI interface in sequence and the C signal connects to the lower 8 bits of the VI interface in sequence. Both the internal synchronization mode and external synchronization mode are supported.
  - If the BT.656 or BT.601 signal is connected, the signal connects to the VI interface from the lower bits to the upper bits in sequence.
- The differential VI interface has two groups of differential clock signals and four groups of differential data signals. It supports 2-lane and 4-lane MIPI RX inputs.
  - For 4-lane MIPI RX, MIPI\_RX\_CK0P/N performs sampling on MIPI\_RX\_D0P/N, MIPI\_RX\_D1P/N, MIPI\_RX\_D2P/N, and MIPI\_RX\_D3P/N.

- For 2-lane MIPI RX, MIPI\_RX\_CK0P/N performs sampling on any two of the 4 lanes. It is recommended that MIPI\_RX\_D0P/N and MIPI\_RX\_D2P/N be selected preferentially during design.
- For 2-lane+2-lane MIPI RX, MIPI\_RX\_CK0P/N performs sampling on MIPI\_RX\_D0P/N and MIPI\_RX\_D2P/N, and MIPI\_RX\_CK1P/N performs sampling on MIPI\_RX\_D1P/N and MIPI\_RX\_D3P/N.
- The MIPI RX interface has an embedded 100-ohm bridge matched resistor. Therefore, no external resistor needs to be designed or reserved.
- For details about the connection mode of the VI interface, see the *Hi3516D V300 Sensor Input Level Scenario List*.

### NOTICE

When the non—MIPI RX function is used, the PHY\_MODE\_LINK and PHY\_EN\_LINK registers must be set to 0x30100 and 0x0, respectively. For details, see section 9.3.6 in the chip data sheet. In this way, the MIPI RX PHY can be set to CMOS mode.

#### 1.3.2.5 Parallel VO Interface Design

The parallel VO interface of Hi3516D V300 supports the BT.656, BT.1120, and RGB output, but does not support the BT.601 output.

The RGB output is used for the interconnection with the liquid crystal display (LCD), and supports 6-bit and 8-bit serial RGB data, and 16-bit, 18-bit, and 24-bit parallel RGB data. Table 1-10 describes the mapping between the signal interface mode and pins.

Table 1-10 Mapping between the signal interface mode and pins

| Signal Interface Mode | Corresponding Pins                 |
|-----------------------|------------------------------------|
| BT.1120 and           | Y (luminance): VOU1120_DATA[15:8]  |
| codony                | C (chrominance): VOU1120_DATA[7:0] |
| Codor                 | Clock: VOU1120_CLK                 |
| BT.656                | DATA: VOU656_DATA [7:0]            |
|                       | CLOCK: VOU656_CLK                  |
| 6-bit serial RGB      | DATA: LCD_DATA [5:0]               |
|                       | CLOCK: LCD_CLK                     |
|                       | HSYNC: LCD_HSYNC                   |
|                       | VSYNC: LCD_VSYNC                   |
|                       | DE: LCD_DE                         |

| Signal Interface Mode        | Corresponding Pins                                                                                                                                |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 8-bit serial RGB             | LCD_DATA [7:0]                                                                                                                                    |
|                              | Clock: LCD_CLK                                                                                                                                    |
|                              | HSYNC: LCD_HSYNC                                                                                                                                  |
|                              | VSYNC: LCD_VSYNC                                                                                                                                  |
|                              | DE: LCD_DE                                                                                                                                        |
| 16-bit parallel RGB (RGB565) | R[4:0]: LCD_DATA [15:11]                                                                                                                          |
|                              | G[5:0]: LCD_DATA [10:5]                                                                                                                           |
|                              | B[4:0]: LCD_DATA [4:0]                                                                                                                            |
|                              | HSYNC: LCD_HSYNC                                                                                                                                  |
|                              | VSYNC: LCD_VSYNC                                                                                                                                  |
|                              | DE: LCD_DE                                                                                                                                        |
| 18 bit Parallel RGB (RGB666) | B[5:0]: LCD_DATA [129:2]                                                                                                                          |
|                              | G[5:0]: LCD_DATA [1:6]                                                                                                                            |
|                              | R[5:0]: LCD_DAYA [5:0]                                                                                                                            |
|                              | HSYNC: LCD_HSYNC                                                                                                                                  |
|                              | VSYNG: YCD_VSYNC                                                                                                                                  |
|                              | VSYNCTICD_VSYNC DE; ACD_DE  XR[7:0]: LCD_DATA [23:16] G[7:0]: LCD_DATA [15:8] B[7:0]: LCD_DATA [7:0] HSYNC: LCD_HSYNC VSYNC: LCD_VSYNC DE: LCD_DE |
| 24-bit parallel RGB (RGB888) | X[7:0]: LCD_DATA [23:16]                                                                                                                          |
| . Cho                        | G[7:0]: LCD_DATA [15:8]                                                                                                                           |
| S.J.ST.                      | B[7:0]: LCD_DATA [7:0]                                                                                                                            |
| , sor X                      | HSYNC: LCD_HSYNC                                                                                                                                  |
| - entre                      | VSYNC: LCD_VSYNC                                                                                                                                  |
| 61,                          | DE: LCD_DE                                                                                                                                        |

LCD signals are multiplexed on MIPI TX, RMII, GPIO, and JTAG. The 16-bit parallel RGB (RGB365) LCD signal comes from MIPI TX and RMII. The 24-bit parallel RGB (RGB888) LCD signal comes from MIPI TX, RMII, GPIO, and JTAG\_TDI. For details, see the *Hi3516D V300 VO Scenario Description*.

# NOTICE

When the non—MIPI TX function is used, the PHY\_RSTZ and PHY\_TST\_CTRL0 registers must be set to 0x0 and 0x1, respectively. For details, see section 9.4.6 in the chip data sheet. In this way, the MIPI TX PHY is disabled.

Table 1-11 describes the methods of designing parallel VO signals.

Table 1-11 Design requirements on parallel VO signals

| Signal       | Design Method                                                                                                                       |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------|
| VOU1120_CLK  | 148 MHz single-edge PCB design:                                                                                                     |
|              | The signal is connected to a 33-ohm resistor in series at the Hi3516D V300 end. The trace length cannot be greater than 2 inches.   |
|              | 37 MHz single-edge PCB design:                                                                                                      |
|              | The signal is connected to a 33-ohm resistor in series at the Hi3516D V300 end. The trace length cannot be greater than 10 inches.  |
| VOU1120_DATA | 74 MHz single-edge PCB design:                                                                                                      |
|              | The signal is connected directly. The trace length cannot be greater than 2 inches.                                                 |
|              | 18.5 MHz single-edge PCB design:                                                                                                    |
|              | The signal is connected directly. The trace length cannot be greater than 10 inches.                                                |
| LCD_CLK      | 74 MHz single-edge PCB design: 100                                                                                                  |
|              | The signal is connected to a 33-outh resistor in series at the Hi3516D V300 end. The trace length capacit be greater than 5 inches. |
|              | 37 MHz single-edge PCB design:                                                                                                      |
|              | The signal is connected to a 33-ohm resistor in series at the Hi3516D V300 end. The trace length cannot be greater than 10 inches.  |
| LCD_DATA     | 37 MHz single vidge PCB design:                                                                                                     |
|              | The signal teconnected directly. The trace length cannot be greater than 5 inches.                                                  |
|              | 18.5 MHz single-edge PCB design:                                                                                                    |
| ් දු         | than 10 inches.                                                                                                                     |

#### 1.3.2.6 MIPI TX Design

Hi3576D V300 has an embedded MIPI TX PHY, which is used to connect the LCD screen with MIPIs.

- The AVDD3318\_MIPITX power pin must be isolated from the chip digital power by using an EMI bead and a 2.2 μF filter capacitor needs to be placed at the chip pin.
- DSI\_D0P/N, DSI\_D1P/N, DSI\_D2P/N, and DSI\_D3P/N implement sampling by referring to the DSI\_CKP/N differential clock.
- For details, see the schematic diagram of the Hi3516D V300 demo board.

#### 1.3.3 SPI and I<sup>2</sup>C Interfaces

- Hi3516D V300 has three groups of SPI interfaces. SPI0 is used to configure the sensor. SPI1 and SPI2 are used to control peripherals.
- Hi3516D V300 has eight groups of I<sup>2</sup>C interfaces. It is recommended that I2C0 and I2C1 be used to configure the sensor and are multiplexed with the SPI0 interface. For details about the multiplexing relationship, see the *Hi3516D V300\_PINOUT\_EN*.



• It is recommended that the I<sup>2</sup>C signal is connected to an external 1-kilohm pull-up resistor.

# NOTICE

The I2C7\_SCL and I2C7\_SDA pull-up power supplies must be consistent with the DVDD3318\_SDIO1 power supply.

#### 1.3.4 SDIO Design

Hi3516D V300 has two SDIO interfaces.

SDIO0 supports SDIO 3.0 and SDXC storage cards.

SDIO1 can connect to the Wi-Fi module only and support the 1.8 Vand 1.3 V levels.

SDIO0\_CARD\_DETECT and SDIO0\_CARD\_POWER\_EN support only the 3.3 V level.

Table 1-12 describes the design requirements on SDIO signals.

Table 1-12 Design requirements on SDIO signals

| Signal                         | Design Obstrict                                                                                                                                                           |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDIO0_VOUT                     | A 470 nFocapacitor is connected to the ground at the SoC end.                                                                                                             |
| SDIO0_CCLK_OUT                 | The signal is connected to a 33-ohm resistor in series at the SoC end. The trace length cannot be greater than 4 inches.                                                  |
| SDIO0_CDATA[0:3] the SDIO0_CMD | • The signal is connected to a 33-ohm resistor in series at the SoC end. The trace length cannot be greater than 4 inches, and a 47-kilohm pull-up resistor is reserved.  |
| any to,                        | • When the trace length is less than or equal to 2 inches, you do not have to connect a resistor at the SoC end.                                                          |
| SDIO@CARD_DETECT               | When an SD card is connected, the SDIO0_CARD_DETECT signal must connect to an external pull-up resistor and then to the 3.3 V power. A 10-kilohm resistor is recommended. |
| SDIO1_CCLK_OUT                 | The signal is connected to a 33-ohm resistor in series at the SoC end. The trace length cannot be greater than 4 inches.                                                  |
| SDIO1_CDATA[0:3]<br>SDIO1_CMD  | The trace length cannot be greater than 4 inches. You do not have to connect a resistor at the SoC end. A 47-kilohm pull-up resistor is reserved.                         |

#### 1.3.5 USB 2.0 Interfaces

Hi3516D V300 provides one USB 2.0 interfaces that support the host or device function but not the on-the-go (OTG) function.



- AVDD33\_USB is combined with the 3.3 V system power. A 2.2 μF capacitor is placed close to the pin.
- USB\_VBUS in device mode uses two 10-kilohm resistors to divide the voltage of 5V0\_USBS for input detection. This pin can be floated only when it works in host mode. To support U-Boot burning over the USB in host mode, this pin needs to pulled up to 3.3 V.
- ESD protection measures must be taken for the USB 2.0 signal. The parasitic capacitor of the ESD component must be less than 1 pF. The ESD component must be placed close to the USB port.

#### 1.3.6 ADC

Hi3516D V300 supports two analog signal inputs for AD conversion. The two pins can be multiplexed as general-purpose input/output (GPIO) signals.

#### 1.3.7 RTC

In fixed frequency-division mode, the sequence accuracy of the mbedded RTC depends on the external crystal oscillator. Select an appropriate crystal oscillator based on its frequency deviation and temperature offset. If high sequence accuracy is required, the external integrated RTC is recommended.

# NOTICE

- RTC\_XIN is the input pin of the RTC.
- When the DVDD3318\_RC is powered off, AVDD\_BAT must keep supplying power.
   Otherwise, the time is research

#### 1.3.8 PWM

Hi3516D V300 has three PWMs. SVB\_PWM of the SoC can only be used to adjust the core voltage, while PWM\_OUT[0:1] is used to connect to peripherals.

All the PWM interfaces can be multiplexed as GPIOs when they are not used.

#### 1.3.9 **UART**

Hi3516D V300 supports five UART interfaces. Only UART0/4 is a 2-wire serial port, while other UARTs are 4-wire serial ports.

UART0 is used for system debugging.

# 1.4 Descriptions of Special Pins

#### 1.4.1 Methods for Processing Unused Pins

Table 1-13 describes the processing recommendations for unused module power and pins.

 Table 1-13 Processing recommendations for unused module power and pins

| Net Name        | POWER                              | STATUS(IF NOT USED) | NOTES |
|-----------------|------------------------------------|---------------------|-------|
| AVDD33_AC       | -                                  | Tied to 3.3 V       | -     |
| AVSS_AC         | -                                  | Tied to VSS         | -     |
| AC_INL          | AVDD33_AC                          | N.C.                | -     |
| AC_INR          |                                    |                     | -     |
| AC_MICBIAS      |                                    |                     | -     |
| AC_OUTL         |                                    |                     | -     |
| AC_OUTR         |                                    |                     | -     |
| AC_VREF         |                                    | (49.                | -     |
| AVDD3318_MIPITX | -                                  | Tied to 1.8 V/3.3 V | -     |
| DSI_CKN         | AVDD3318_MIPI                      | N.C. Jost           | -     |
| DSI_CKP         | TX                                 | Cechno.             | -     |
| DSI_D0N         |                                    | 10                  | -     |
| DSI_D0P         | AVDD3318_MIPI TX  Avdd3318_mipi TX |                     | -     |
| DSI_D1N         | ling                               |                     | -     |
| DSI_D1P         | Chans                              |                     | -     |
| DSI_D2N         | rign'i                             |                     | -     |
| DSI_D2P         | £ ,                                |                     | -     |
| DSI_D3N Shert   |                                    |                     | -     |
| DSI_D3P         |                                    |                     | -     |
| GPIO0_0         | DVDD33                             | N.C.                | -     |
| GPICO_1         |                                    |                     | -     |
| GPIO0_2         |                                    |                     | -     |
| GPIO0_3         |                                    |                     | -     |
| GPIO0_4         |                                    |                     | -     |
| GPIO0_5         |                                    |                     | -     |
| GPIO0_6         |                                    |                     | -     |
| I2C2_SCL        | DVDD33                             | N.C.                | -     |
| I2C2_SDA        |                                    |                     | -     |
| I2C7_SCL        | DVDD3318_SDI                       | N.C.                | -     |
| I2C7_SDA        | O1                                 |                     | -     |

| Net Name        | POWER                              | STATUS(IF NOT USED)     | NOTES |
|-----------------|------------------------------------|-------------------------|-------|
| JTAG_TCK        | DVDD33                             | N.C.                    | -     |
| JTAG_TDI        |                                    |                         | -     |
| JTAG_TDO        |                                    |                         | -     |
| JTAG_TMS        |                                    |                         | -     |
| JTAG_TRSTN      |                                    |                         | -     |
| AVDD3318_LSADC  | -                                  | Tied to 1.8 V/ 3.3 V    | -     |
| LSADC_CH0       | AVDD3318_LSA                       | N.C.                    | -     |
| LSADC_CH1       | DC                                 |                         | -     |
| AVDD3318_MIPIRX | -                                  | Tied to 1.8 V/ 3.3 Vxo. | -     |
| AVSS_MIPIRX     | -                                  | Tied to VSS Co.         | -     |
| VI_DATA8        | AVDD3318_MIPI                      | N.C. 2009               | -     |
| VI_DATA9        | RX                                 | <b>Lechin</b>           | -     |
| MIPI_RX_CK0N    |                                    | rial                    | -     |
| MIPI_RX_CK0P    | Indus                              |                         | -     |
| MIPI_RX_D0N     | Jing                               |                         | -     |
| MIPI_RX_D0P     | Char                               |                         | -     |
| MIPI_RX_D1N     | AVDD3318_MIPI RX  Avdd3318_mipi RX |                         | -     |
| MIPI_RX_D1P     | £                                  |                         | -     |
| MIPI_RX_D2N_S   |                                    |                         | -     |
| MIPI_RX_D2P     |                                    |                         | -     |
| MIPI_RX_D3N     |                                    |                         | -     |
| McPi_RX_D3P     |                                    |                         | -     |
| SVB_PWM         | DVDD33                             | N.C.                    | -     |
| PWM0            |                                    |                         | -     |
| PWM1            |                                    |                         | -     |
| AVDD_BAT        | -                                  | N.C.                    | -     |
| AVSS_RTC        | -                                  | Tied to VSS             | -     |
| RTC_XIN         | -                                  | N.C.                    | -     |
| RTC_XOUT        | -                                  | N.C.                    | -     |
| DVDD3318_PC     | -                                  | Tied to 1.8 V/ 3.3 V    | -     |
| PWR_BUTTON      | DVDD3318_PC                        | N.C.                    | -     |

| Net Name              | POWER                  | STATUS(IF NOT USED)  | NOTES |
|-----------------------|------------------------|----------------------|-------|
| PWR_RSTN              |                        |                      | -     |
| PWR_SEQ0              |                        |                      | -     |
| PWR_SEQ1              |                        |                      | -     |
| PWR_EN                |                        |                      | -     |
| PWR_STARTUP           |                        |                      | -     |
| PWR_WAKEUP            |                        |                      | -     |
| RMII_CLK              | DVDD33                 | N.C.                 |       |
| RMII_RX_DV            |                        |                      | -     |
| RMII_RXD0             |                        | 749.                 | -     |
| RMII_RXD1             |                        | <i>`</i> . ,         | -     |
| RMII_TX_EN            |                        | 2010QA               | -     |
| RMII_TXD0             |                        | Zechi.               | -     |
| RMII_TXD1             |                        | rial                 | -     |
| MDCK                  | Indus                  |                      | -     |
| MDIO                  | Ling                   | Tied to 1.8 V        | -     |
| DVDD18_SDIO0          | - Char                 | Tied to 1.8 V        | -     |
| SDIO0_CARD_DETE<br>CT | DWDD33                 | N.C.                 | -     |
| SDIO0_CARD_PQWTER_EN  |                        |                      | -     |
| SDIO0_CCLK_OUT        | DVDD33 or              | N.C.                 | -     |
| SDIOQUECMD            | DVDD18 (switched using |                      | -     |
| SINO0_CDATA0          | the power switch)      |                      | -     |
| SDIO0_CDATA1          |                        |                      | -     |
| SDIO0_CDATA2          |                        |                      | -     |
| SDIO0_CDATA3          |                        |                      | -     |
| SDIO0_VOUT            |                        |                      | -     |
| DVDD3318_SDIO1        | -                      | Tied to 1.8 V/ 3.3 V | -     |
| SDIO1_CCLK_OUT        | DVDD3318_SDI           | N.C.                 | -     |
| SDIO1_CCMD            | 01                     |                      | -     |
| SDIO1_CDATA0          |                        |                      | -     |

| Net Name        | POWER        | STATUS(IF NOT USED)  | NOTES |
|-----------------|--------------|----------------------|-------|
| SDIO1_CDATA1    |              |                      | -     |
| SDIO1_CDATA2    |              |                      | -     |
| SDIO1_CDATA3    |              |                      | -     |
| DVDD3318_SENSOR | -            | Tied to 1.8 V/ 3.3 V | -     |
| SENSOR0_CLK     | DVDD3318_SEN | N.C.                 | -     |
| SENSOR0_RSTN    | SOR          |                      | -     |
| SPI0_CSN        |              |                      | -     |
| SPI0_SCLK       |              |                      | -     |
| SPI0_SDI        |              | Trg.                 | -     |
| SPI0_SDO        |              | N.C. Technology      | -     |
| UART0_RXD       | DVDD33       | N.C.                 | -     |
| UART0_TXD       |              | <b>Lechin</b>        | -     |
| DVDD3318_UART1  | -            | Tred to 1.8 V/ 3.3 V | -     |
| UART1_CTSN      | DVDD3318_UAR | N.C.                 | -     |
| UART1_RTSN      | Ting         |                      | -     |
| UART1_RXD       | Chair        |                      | -     |
| UART1_TXD       | TI Chanling  |                      | -     |
| AVDD33_USB      | -            | Tied to 3.3 V        | -     |
| AVSS_USB STORM  | -            | Tied to VSS          | -     |
| USB_DM_14       | AVDD33_USB   | N.C.                 | -     |
| USB_DR          |              |                      | -     |
| USP_OVRCUR      | DVDD33       | N.C.                 | -     |
| USB_PWREN       |              |                      | -     |
| USB_VBUS        |              |                      | -     |
| DVDD3318_VI     | -            | Tied to 1.8 V/ 3.3 V | -     |
| VI_CLK          | DVDD3318_VI  | N.C.                 | -     |
| VI_DATA0        |              |                      | -     |
| VI_DATA1        |              |                      | -     |
| VI_DATA2        |              |                      | -     |
| VI_DATA3        |              |                      | -     |
| VI_DATA4        |              |                      | -     |

| Net Name      | POWER       | STATUS(IF NOT USED) | NOTES |
|---------------|-------------|---------------------|-------|
| VI_DATA5      |             |                     | -     |
| VI_DATA6      |             |                     | -     |
| VI_DATA7      |             |                     | -     |
| VI_HS         |             |                     | -     |
| VI_VS         |             |                     | -     |
| AVDD09_HDMITX | -           | Tied to 0.9 V       | -     |
| AVDD33_HDMITX | -           | Tied to 3.3 V       | -     |
| HDMI_TX0N     | AVDD33_HDMI | N.C.                | -     |
| HDMI_TX0P     | TX          | /rd.                | -     |
| HDMI_TX1N     |             | , co·`              | -     |
| HDMI_TX1P     |             | 2010QA              | -     |
| HDMI_TX2N     |             | Zechi.              | -     |
| HDMI_TX2P     |             | rial                | -     |
| HDMI_TXCN     | Indus       |                     | -     |
| HDMI_TXCP     | Ling        |                     | -     |
| HDMI_SCL      | DADD        | N.C.  N.C.  N.C.    | -     |
| HDMI_SDA      | FISH.       |                     | -     |
| HDMI_CECT     | <b>8</b> ^  |                     | -     |
| HDMI_HOTPLUG  |             |                     | -     |

# NOTE! NOTE! Stor.: floated; Waive: N/A

# 1.4.2 5 V Tolerance Pins

Table 1-14 5 V tolerance pins

| Pin      | Description   |
|----------|---------------|
| I2C2_SCL | 5 V tolerance |
| I2C2_SDA |               |
| HDMI_SCL |               |
| HDMI_SDA |               |
| HDMI_CEC |               |



| Pin          | Description |
|--------------|-------------|
| HDMI_HOTPLUG |             |
| USB_VBUS     |             |

#### 1.4.3 Fail-Safe GPIO Pins

For the Hi3516D V300 chip, all GPIO pins support the fail-safe design, except the GPIO pins shown in Table 1-15.

Table 1-15 GPIO pins that do not support fail-safe

| Pin No. | Pin Name               | Power Supply        |
|---------|------------------------|---------------------|
| W2      | SDIO0_CCLK_OUT/GPIO1_2 | DVDD18_SDIO0/DVDD33 |
| Т3      | EMMC_RST_N/GPIO0_5     | DVDD3318_FLASH      |
| V1      | EMMC_DATA2/GPIO0_7     | DVDD3318_FLASH      |

# 1.5 Description of the GPIO Ports with Glitches During the DVDD33 Power-on

There is a probability that  $160^{\circ}-900$  mV glitches occur on some GPIO ports during the power-on process of the Hi35160 V300 DVDD33. The I/O glitches occur when the DVDD33 voltage is between 400 mV and 950 mV, and the glitch width is  $100 \,\mu s$  to  $150 \,\mu s$ .

If the GPIO ports are connected to implement switch control or enable control in the application scenario, check whether the I/O port glitch affects the functions of the connected circuit. For low-speed level signals, you are advised to add 47 nF–100 nF ground capacitors for GPIO ports to remove possible glitches given that the circuit functions and performance are no affected.

**Table 1-16** Statistics of the GPIO ports with glitches during the Hi3516D V300 DVDD33 power-on

| Pin No. | Pin Name | Multiplexed Function |
|---------|----------|----------------------|
| C14     | GPIO0_0  | UPDATE_MODE          |
| A14     | GPIO0_1  | I2C3_SDA/LCD_DATA20  |
| B14     | GPIO0_2  | I2C3_SCL/LCD_DATA19  |
| C13     | GPIO0_3  | IR_IN/LCD_DATA18     |
| B13     | GPIO0_4  | LCD_DATA21           |
| A13     | GPIO0_5  | LCD_DATA22           |

| Pin No. | Pin Name    | Multiplexed Function                      |
|---------|-------------|-------------------------------------------|
| F21     | GPIO0_6     | LCD_CLK/VOU_CLK                           |
| V1      | GPIO0_7     | EMMC_DATA2/SFC_CSN                        |
| AA2     | GPIO1_0     | SDIO0_CARD_POWER_EN/JTAG_TCK              |
| U4      | GPIO1_1     | SDIO0_CARD_DETECT                         |
| W2      | GPIO1_2     | SDIO0_CCLK_OUT/JTAG_TRSTN                 |
| Y1      | GPIO1_3     | SDIO0_CCMD                                |
| W1      | GPIO1_4     | SDIO0_CDATA0                              |
| V2      | GPIO1_5     | SDIO0_CDATA1/JTAG_TMS                     |
| W3      | GPIO1_6     | SDIO0_CDATA2/JTAG_TDO 💢 O                 |
| Y2      | GPIO1_7     | SDIO0_CDATA3/JTAG_TDIO                    |
| A15     | GPIO10_0    | DSI_D0P/LCD_DATA8                         |
| B15     | GPIO10_1    | DSI_D0N/LCD_DAFA9/VOU_DATA14/LCD_VSYNC    |
| P21     | GPIO10_2    | SVB_PWM (100)                             |
| P19     | GPIO10_3    | LSADC_COM                                 |
| P18     | GPIO10_4    | LSADC CH1                                 |
| Т3      | GPIO10_5    | EMMC_RST_N/SYS_RSTN_OUT                   |
| H18     | GPIO10_6 45 | I2C7_SCL                                  |
| G19     | GPIO1047e   | I2C7_SDA/RMII_CLK                         |
| K18     | GPIO11_0    | PWR_WAKEUP                                |
| H19     | GPIO11_1    | PWR_SEQ0                                  |
| J18 Sul | GPIO11_2    | PWR_SEQ1                                  |
| Kto.    | GPIO11_3    | PWR_EN                                    |
| AA3     | GPIO2_0     | USB_OVRCUR                                |
| Y3      | GPIO2_2     | USB_PWREN                                 |
| Y16     | GPIO2_3     | VI_CLK/VOU_CLK                            |
| W10     | GPIO2_4     | HDMI_HOTPLUG/UART3_RXD                    |
| V10     | GPIO2_5     | HDMI_CEC/UART3_TXD                        |
| Y10     | GPIO2_6     | HDMI_SDA/UART3_RTSN/I2C4_SDA/FLASH_TRIG   |
| AA10    | GPIO2_7     | HDMI_SCL/UART3_CTSN/I2C4_SCL/SHUTTER_TRIG |
| Y19     | GPIO3_0     | VI_DATA0/VOU_DATA0/I2C5_SCL               |
| AA19    | GPIO3_1     | VI_DATA1/VOU_DATA1/I2C5_SDA               |

| Y18         GPIO3_2         VI_DATA2/VOU_DATA2/I2C6_SCL           AA18         GPIO3_3         VI_DATA3/VOU_DATA3/I2C6_SDA           W18         GPIO3_4         VI_DATA4/VOU_DATA4/UART2_RTSN/SPI2_SC           AA17         GPIO3_5         VI_DATA5/VOU_DATA5/UART2_CTSN/SPI2_SD           Y17         GPIO3_6         VI_DATA6/VOU_DATA6/UART2_RXD/SPI2_SDI           AA16         GPIO3_7         VI_DATA7/VOU_DATA7/UART2_TXD/SPI2_CSN           V17         GPIO4_0         SENSOR0_CLK           V16         GPIO4_1         SENSOR0_RSTN/BOOT_SEL1 | 0 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| W18 GPIO3_4 VI_DATA4/VOU_DATA4/UART2_RTSN/SPI2_SC  AA17 GPIO3_5 VI_DATA5/VOU_DATA5/UART2_CTSN/SPI2_SD  Y17 GPIO3_6 VI_DATA6/VOU_DATA6/UART2_RXD/SPI2_SDI  AA16 GPIO3_7 VI_DATA7/VOU_DATA7/UART2_TXD/SPI2_CSN  V17 GPIO4_0 SENSOR0_CLK                                                                                                                                                                                                                                                                                                                       | 0 |
| AA17 GPIO3_5 VI_DATA5/VOU_DATA5/UART2_CTSN/SPI2_SD Y17 GPIO3_6 VI_DATA6/VOU_DATA6/UART2_RXD/SPI2_SDI AA16 GPIO3_7 VI_DATA7/VOU_DATA7/UART2_TXD/SPI2_CSN V17 GPIO4_0 SENSOR0_CLK                                                                                                                                                                                                                                                                                                                                                                             | 0 |
| Y17 GPIO3_6 VI_DATA6/VOU_DATA6/UART2_RXD/SPI2_SDI AA16 GPIO3_7 VI_DATA7/VOU_DATA7/UART2_TXD/SPI2_CSN V17 GPIO4_0 SENSOR0_CLK                                                                                                                                                                                                                                                                                                                                                                                                                                |   |
| AA16 GPIO3_7 VI_DATA7/VOU_DATA7/UART2_TXD/SPI2_CSN<br>V17 GPIO4_0 SENSOR0_CLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| V17 GPIO4_0 SENSOR0_CLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |
| V16 GPIO4 1 SENSORO RSTN/ROOT SEL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| VIO GITO+_I SENSONO_RSIT/BOOT_SEEI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| W16 GPIO4_2 SPI0_SCLK/I2C0_SCL/SPI_3LINESSCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| Y15 GPIO4_3 SPI0_SDO/I2C0_SDA/SPI_3GNE_SDATA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |
| W15 GPIO4_4 SPI0_SDI/I2C1_SDA/SENSOR_VS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| V15 GPIO4_5 SPI0_CSN/I2C1_SQLSPI_3LINE_CSN/SENSOR_H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | S |
| AA20 GPIO4_6 VI_VS/FLASH_TRIG/SENSOR_VS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| V18 GPIO4_7 VI_HS/SHOTTER_TRIG/SENSOR_HS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |
| U18 GPIO5_0 UARTI_RTSN/UART4_RXD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
| U19 GPIO5_1 WART1_CTSN/UART4_TXD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
| T21 GPIO5_2 (JST UART1_RXD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |
| T19 GPIO5 UART1_TXD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| U21 GPIOS_4 UARTO_RXD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| T20 GPIO5_5 UART0_TXD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| T18 GPIO5_6 I2C2_SDA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| R LOS GPIO5_7 I2C2_SCL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |
| H20 GPIO6_0 SDIO1_CCLK_OUT/RMII_RX_DV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| J21 GPIO6_1 SDIO1_CCMD/EPHY_CLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |
| G20 GPIO6_2 SDIO1_CDATA0/MDCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| H21 GPIO6_3 SDIO1_CDATA1/MDIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| G21 GPIO6_4 SDIO1_CDATA2/RMII_TX_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| J20 GPIO6_5 SDIO1_CDATA3/EPHY_RSTN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| R21 GPIO6_6 PWM0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
| R20 GPIO6_7 PWM1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
| D20 GPIO7_0 RMII_TX_EN/LCD_DATA2/VOU_DATA5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |

| Pin No.  | Pin Name            | Multiplexed Function                              |
|----------|---------------------|---------------------------------------------------|
| D19      | GPIO7_1             | RMII_TXD0/LCD_DATA0/VOU_DATA7                     |
| B21      | GPIO7_2             | RMII_CLK/LCD_HSYNC                                |
| A20      | GPIO7_3             | RMII_RX_DV/LCD_DATA6/VOU_DATA1                    |
| C20      | GPIO7_4             | RMII_RXD1/LCD_VSYNC                               |
| B20      | GPIO7_5             | RMII_RXD0/LCD_DE                                  |
| D21      | GPIO7_6             | EPHY_RSTN/LCD_DATA3/VOU_DATA4/SFC_DEVIC<br>E_MODE |
| F20      | GPIO7_7             | EPHY_CLK/LCD_DATA7/VOU_DATA0                      |
| F19      | GPIO8_0             | JTAG_TRSTN/SPI1_SCLK/RMII_TXD1/I2S_MCLK           |
| E19      | GPIO8_1             | JTAG_TCK/SPI1_SDO/RMII_RXD1/I2S_BCLK_TX           |
| G18      | GPIO8_2             | JTAG_TMS/SPI1_CSN0/RMII_TXD0/I2S_WS_TX            |
| F18      | GPIO8_3             | JTAG_TDO/SPI1_SDERMII_RXD0/I2S_SD_TX              |
| E18      | GPIO8_4             | JTAG_TDI/SPI1,CSN1/LCD_DATA23/I2S_SD_RX           |
| E21      | GPIO8_5             | MDIO/LCD DATA5/VOU_DATA2                          |
| E20      | GPIO8_6             | MDCKACD_DATA4/VOU_DATA3/BOOT_SEL0                 |
| C21      | GPIO8_7             | RMT_TXD1/TEST_CLK/LCD_DATA1/VOU_DATA6             |
| A19      | GPIO9_0             | DSI_D3P/LCD_DATA16/SHUTTER_TRIG/LCD_DATA 5        |
| B19      | GPIO9 11 Providence | DSI_D3N/LCD_DATA17/FLASH_TRIG/LCD_CLK             |
| B18      | GPIO9_2             | DSI_D2N/LCD_DATA14/VOU_DATA9/LCD_DATA3            |
| C18      | GPIO9_3             | DSI_D2P/LCD_DATA15/VOU_DATA8/LCD_DATA4            |
| A17 obiy | GPIO9_4             | DSI_CKP/LCD_DATA12/VOU_DATA11/LCD_DATA1           |
| BLA      | GPIO9_5             | DSI_CKN/LCD_DATA13/VOU_DATA10/LCD_DATA2           |
| B16      | GPIO9_6             | DSI_D1N/LCD_DATA10/VOU_DATA13/LCD_HSYNC           |
| C16      | GPIO9_7             | DSI_D1P/LCD_DATA11/VOU_DATA12/LCD_DATA0           |

# 2 PCB Design

# 2.1 Power Supplies and Filter Capacitors



X6 or X7 is recommended for the filter capacitor material of the power supplies under the main chip, including the core power supply, PLL power supply, and AVDD3318\_MIPITX.

#### 2.1.1 DVDD Power

The capacitance, quantity, and layout of the filter capacitors of the DVDD power supply design must be the same as these of the HI3516DV300DMEB design.

#### Type, Quantity, and Layout of Filter Capacitors

The layout requirements for decoupling capacitors are as follows:

- The filter capacitor combination of the DVDD power domain is  $(4.7 \,\mu\text{F x } 3 + 220 \,\text{nF x } 4 + 1000 \,\text{F x } 2)$ .
- The positions of the filter capacitors must follow the HI3516DV300DMEB design.

#### 2.1.2 DDR SDRAM I/O Power

The capacitance, quantity, and layout of the filter capacitors for the DDR I/O power supply design must be the same as those of the HI3516DV300DMEB design.

#### Type, Quantity, and Layout of Filter Capacitors

The layout requirements for decoupling capacitors PCB design are as follows:

- The filter capacitor combination of the DDR I/O power domain is  $(4.7 \mu F \times 3 + 220 \text{ nF} \times 3)$ .
- The positions of the filter capacitors must follow the HI3516DV300DMEB design.

VDDIO\_DDR\_CK must be isolated from the 1.5 V or 1.35 V power by using an EMI bead, and a  $2.2 \mu F$  capacitor needs to be placed closed to the chip pin.



#### 2.1.3 PLL Power

The AVDD09\_PLL and the DVDD core power are isolated by using an EMI bead (1 kilohm@100 MHz). See Figure 2-1 and Figure 2-2.

Figure 2-1 SCH design for the filtering circuit of AVDD09\_PLL





The AVDD33\_PLL and the 3.3 V digital power are isolated by using an EMI bead (1 kilohm@100 MHz). See Figure 2-3 and Figure 2-4.

Figure 2-3 SCH design for the filtering circuit of AVDD33\_PLL



Figure 2-4 PCB design for the filtering circuit of AVDD33\_PLL



• The AVDD33\_DDR\_PLL\_AC/DQ and the 3.3 V digital power are isolated by using an EMI bead (1 kilohm@100 MHz). See Figure 2-5 and Figure 2-6.

Figure 2-5 SCH design for the filtering circuit of AVDD33\_DDR\_PLL



Figure 2-6 PCB design for the filtering circuit of AVDD33\_DOR\_PLL



# 2.1.4 Analog Audio Power

AVDD33\_AC is isolated from the 3.3 V digital power by using EMI beads, and at least one  $2.2 \,\mu\text{F}$  capacitor is placed close to the chip pin.



# 2.2 Crystal Circuit

The traces of the crystal signals (Xin, Xout, RTC\_XIN, and RTC\_XOUT) must be surrounded with GND traces. The reference plane of the signal traces must be complete, and no high-speed signal can be routed under the crystal circuit.

#### 2.3 DDR SDRAM Circuit

When the fly-by topology is used for the interconnection with two pieces of 16-bit DDR3(L) SDRAMs, the PCB layout must follow the corresponding part in the HI3516DV300DMEB design.

When the T topology is used for the interconnection with two pieces of 16-bit DDR3(L) SDRAMs, the PCB layout must follow the corresponding part in the HI3516DV300DMEBPRO design.

When the fly-by topology is used for the interconnection with two pieces of 16-bit DDR4 SDRAMs, the PCB layout must follow the corresponding part in the HI3516DV300DDR4DMEB design.

When the T topology is used for the interconnection with two pieces of 16-bit DDR4 SDRAMs, the PCB layout must follow the corresponding part in the HI3516DV300DMEBLITE design.

#### 2.4 Flash Circuit

#### 2.4.1 SPI Flash

The design requirement on the SPI flash signals are as follows:

Fushi ChanJing In

- Avoid routing signal traces across power plane splits to maintain complete reference planes for signal traces.
- Ensure that the spacing between adjacent signal traces complies with the 3W rule.
- The trance length of SFC\_CSN is used as the reference for that of SFC\_CSN0/1,
   SFC\_MOSI\_IO0, SFC\_MISO\_IO1, SFC\_WP\_IO2, and SFC\_HOLD\_IO3, and the deviation should fall within ±1000 mils.
- The preceding length constraints are jointly controlled by the package and PCB design.

#### 2.4.2 eMMC

The design requirements on the eMMC signals are as follows:

- Avoid routing signal traces across power plane splits to maintain complete reference planes for signal traces.
- Ensure that the spacing between adjacent signal traces complies with the 3W rule.
- The trace length of EMMC\_DATA[0:3] and EMMC\_CMD is based on that of EMMC\_CLK, and the error should be within ±300 mils.
- The preceding length constraints are jointly controlled by the package and PCB design.



# 2.5 RMII Signals

The design requirements on the RMII signals are as follows:

- Avoid routing signal traces across power plane splits to maintain complete reference planes for signal traces.
- Ensure that the spacing between adjacent signal traces complies with the 3W rule.
- The trace length of RMII\_TXD[0:1] and RMII\_TX\_EN is based on that of RMII\_CLK, and the error should be within ±500 mils.
  - The trace length of RMII\_RXD[0:1] and RMII\_RX\_DV is based on that of RMII\_CLK, and the error should be within ±500 mils.
- For MDI0+, MDI0-, MDI1+, and MDI1 signals, the differential trace pair length deviation is ±5 mils, and the differential impedance is 100 ohms.
- The preceding length constraints are jointly controlled by the package and PCB design.

# 2.6 VI Signals

#### 2.6.1 MIPI Rx

The design requirements on the MIPI/LVDS signals are as follows:

- Route differential signal traces by using the GND layer as the reference plane, and ensure that the reference plane is complete.
- It is recommended that the trace length of the PCB fall within 4 inches, the length deviation of the differential pair P/N fall within 5 mils, and the length deviation between differential trace pairs take sampling differential clocks as reference and fall within ±300 mils
- The differential impedance for the MIPIRX differential trace pairs on the PCB must be 100 ohms±10%
- Isolate the adjacent differential trace pairs from each other by using GND pins when the differential signals pass the connector. As shown in Figure 2-7, the yellow areas indicate the GND network, and the red areas indicate the differential signal trace pairs.
- The preceding length constraints are jointly controlled by the package and PCB design.

Net 'Gnd' Length 73321 69 MIL

Figure 2-7 MIPI/LVDS differential signal pairs that are isolated from each other

#### 2.6.2 Parallel CMOS

The design requirements on the parallel CMOS signals are as follows:

- Avoid routing signal traces across power plane splits to maintain complete reference planes for signal traces.
- Ensure that the spacing between adjacent signal traces complies with the 3W rule.
- The trace-length of VI\_CLK is used as the reference for that of VI\_DATA[0:15], VI\_HS, and VVS, and the deviation should fall within ±500 mils.
- The preceding length constraints are jointly controlled by the package and PCB design.

# 2.7 VO Signals

The design requirements on the VO signals are as follows:

- Avoid routing signal traces across power plane splits to maintain complete reference planes for signal traces.
- Ensure that the spacing between adjacent signal traces complies with the 3W rule.
- The trace length of VOU\_CLK is used as the reference for that of VOU\_DATA[0:15], and the deviation should fall within ±500 mils.
- The preceding length constraints are jointly controlled by the package and PCB design.



# 2.8 Analog Audio Circuit

The design requirements on the analog audio circuit are as follows:

- Place the capacitor connected to the AC\_VREF pin close to the master chip, and ensure that the spacing is less than or equal to 150 mils.
- Divide the AC\_MICBIAS signal into two channels at the Hi3516D V300 end and use the signals as the bias level and the audio-left channel and audio-right channel respectively. This ensures the audio quality when the microphone (MIC) input is used. For details, see the latest schematic diagram of the HI3516DV300DMEB.
- Route the analog audio input/output signal and MICBIAS signal by using the GND layer as the reference plane, and ensure that the reference plane is complete.
- Surround the analog audio input/output signal and MICBIAS signal with GND traces, and evenly distribute the GND vias between adjacent signal traces, as shown in Figure 2-8.





# 2.9 SDIO Signals

The design requirements on the SDIO signals are as follows:

- Ensure that the spacing between adjacent signal traces complies with the 3W rule.
- Design the trace length of SDIO0/1\_CDATA[0:3] and SDIO0/1\_CCMD based on that of SDIO0/1\_CCLK\_OUT, and ensure that the deviation falls within ±500 mils.
- Route the SDIO0 data signal traces by using the GND layer as the reference plane if the SDXC card needs to be supported, and ensure that the reference plane is complete.
- The preceding length constraints are jointly controlled by the package and PCB design.



### **2.10 USB 2.0 Signals**

The design requirements on the USB 2.0 signals are as follows:

- Ensure that the length deviation for traces in a differential signal trace pair falls within ±5 mils, and the impedance of the differential trace is 90 ohms±10%.
- Route differential signal traces by using the GND layer as the reference plane, and ensure that the reference plane is complete.
- When the USB 2.0 interface of Hi3516D V300 connects to an external socket, the trace length of the differential signals should be less than or equal to 5 inches, the number of vias cannot exceed 2, and the length of the external cables must fall within 1.5 m. When the USB 2.0 signals are used for board cascade testing, the trace length of differential signal lines should be less than or equal to 10 inches and the number of vias cannot exceed 2.
  - Place a GND via near the via of USB 2.0 signals to obtain better signal quality.
- Keep the USB 2.0 differential traces away from other signal traces, and ensure that the spacing between the USB 2.0 differential traces and other signal traces is greater than 20 mils.
- It is recommended that the parasitic capacitors connected to the ESD components be less than 1 pF.
- The preceding length constraints are jointly controlled by the package and PCB design.

# 2.11 MIPI TX Signal Design

The design requirements on the MPI TX signals are as follows:

- The differential impedance for the MIPI TX differential trace pairs on the PCB must be 100 ohms±10%.
- Route differential signal traces by using the GND as the reference plane, and ensure that the reference plane is complete.
- If FPC connections are used, it is recommended that the total length of PCB and FPC not exceed sinches.
- The length deviation of the differential pair P/N fall within 5 mils. The length deviation between differential trace pairs should fall within 100 mils compared with the CLK trace.
- Keep the differential traces away from other signal traces, and ensure that the spacing between the differential traces and other signal traces is greater than 20 mils.
- The preceding length constraints are jointly controlled by the package and PCB design.

### 2.12 HDMI TX Signal Design

The requirements for the HDMI TX signal design are as follows:

- The differential impedance for the HDMI TX differential trace pairs on the PCB must be  $100 \text{ ohms } \pm 10\%$ .
- Route differential signal traces by using the GND as the reference plane, and ensure that the reference plane is complete.



- The length of the board-level trace should be as short as possible. It is recommended that the trace length be less than 5 inches. Shorten the trace length in the fan-out area as much as possible. You are advised to route the traces at the surface layer.
- The length deviation of the P/N differential pair should be within 5 mils.
- Ensure that the impedance of the differential traces is continuous and the length of the differential traces is less than 50 mils. Avoid serpentine routing to ensure the impedance continuity.
- The parasitic capacitance of the plug-in and ESD components should be as small as possible. The total parasitic capacitance of the two types of capacitors should be less than or equal to 2 pF.
- Because the ESD component and connector have parasitic capacitance and the impedance is low, impedance compensation must be performed. Void the VSS plane below the ESD component and connector, and add a VSS via near the ESD component, as shown in Figure 2-9.
- The preceding length constraints are jointly controlled by the package and PCB design.



Figure 2-9 Surrounding the traces of the analog audio signals with CND traces

# **3** ESD Design of the Entire System

# 3.1 Background

As the chip performs better and the clock frequency become higher, the entire system is more sensitive to external interference. Therefore, you need to pay special attention to the electrostatic discharge (ESD) part of the entire system design.

The ESD tests of Hi3516D V300 are conducted complying with the JEDEC standard. Hi3516D V300 has passed the ±2000 V test, which meets the industrial standards. However, you need to evaluate the board hardware design and entire system design based on your ESD test standards. This document provides the design recommendations and workarounds based on ESD design risks during the entire system design.

# 3.2 ESD Design of the Entire System

- When designing the 24 MHz system clock, use the 4-pin surface mount device (SMD) crystal oscillator, and ensure that its two GND pins and the board GND are completely in contact to improve the anti-interference capability. Route other traces far away from the crystal oscillator area, that is, never route traces under the crystal oscillator.
- Keep the small system away from the metal interfaces during the PCB component layout design. The farther the small system is away from the metal interfaces, the better the ESD performance of the entire system.
- Add ESD protective components for the peripheral interfaces (such as the audio/video I/O interfaces, USB port, and Ethernet port) to improve their anti-interference capability.
- When the entire system is designed as a floating ground device, never use GND plane splits for the metal interfaces on the board.
- Use metal vias as the positioning holes of the board and connect them to the board GND.
   Ensure that the board GND is fully connected to the metal cover through the screw holes.
- When the entire system is designed as a grounding device, connect the metal cover to the
  earth, and connect the protective GND splits to the board digital GND in single-point
  mode. Ensure that the single point is far away from the circuits of the small system and
  close to the power connector of the entire system.
- Use the metal cover for the interface connectors (such as the HDMI and USB port with positioning screws or the RJ45 connector with a tab), and ensure that the connectors and the metal cover of the entire system are completely in contact (using the conductive pillar or conductive gasket if necessary).

You need to evaluate the preceding recommendations based on your standards and project experience.

conday on y for sheather fush charling Industrial Technology co. . Ltd.

# 4 Design Recommendations for Chip Heat Dissipation

# 4.1 Maximum Power Consumption

The maximum power consumption of Hi3516D V300 is estimated to be 2 W based on the simulation result, which is for reference only. The final power consumption data is subject to the latest Hi3516D V300 Power Consumption Test Report.

Coogliny Only For Sheathen Fishi Charling Industry